The present invention relates generally to field emission devices that are suitable for use in x-ray imaging applications, lighting applications, flat panel field emission display applications, microwave amplifier applications, electron-beam lithography applications and the like. More specifically, the present invention relates to gated nanorod field emission devices and associated methods of fabrication.
Electron emission devices, such as thermionic emitters, cold cathode field emitters and the like, are currently used as electron sources in x-ray tube applications, flat panel field emission display applications, microwave amplifier applications, electron-beam lithography applications and the like. Typically, thermionic emitters, which operate at relatively high temperatures and allow for relatively slow electronic addressing and switching, are used in x-ray imaging applications. It is desirable to develop a cold cathode field emitter that may be used as an electron source in x-ray imaging applications, such as computed tomography (CT) applications, to improve scan speeds, as well as in other applications. Moreover, applications like low pressure gas discharge lighting and fluorescent lighting, which are limited by the life of the thermionic emitters that are typically used, will benefit from cold cathode field emitters.
Conventional cold cathode field emitters generally include a plurality of substantially conical or pyramid-shaped emitter tips arranged in a grid surrounded by a plurality of grid openings, or gates. The plurality of substantially conical or pyramid-shaped emitter tips are typically made of a metal or a metal carbide, such as molybdenum (Mo), tungsten (W), tantalum (Ta), iridium (Ir), platinum (Pt), molybdenum carbide (Mo2C), hafnium carbide (HfC), zirconium carbide (ZrC), niobium carbide (NbC) or the like, or a semiconductor material, such as silicon (Si), silicon carbide (SiC), gallium nitride (GaN), diamond-like C or the like, and have a radius of curvature on the order of about 20 nm. A common conductor, or cathode electrode, is used and a gate dielectric layer is selectively disposed between the cathode electrode and the gate electrode, forming a plurality of microcavities around the plurality of substantially conical or pyramid-shaped emitter tips. Exemplary cathode electrode materials include doped amorphous Si, crystalline Si and thin-film metals, such as Mo, aluminum (Al), chromium (Cr) and the like. Exemplary gate dielectric layer materials include silicon dioxide (SiO2), silicon nitride (Si3N4) and alumina (Al2O3). Exemplary gate electrode materials include Al, Mo, Pt and doped Si. When a voltage is applied to the gate electrode, electrons tunnel from the plurality of substantially conical or pyramid-shaped emitter tips.
The key performance factors associated with cold cathode field emitters include the emitter tip sharpness, the alignment and spacing of the emitter tips and the gates, the emitter tip-to-gate distance, and the emitter tip density. For example, the emitter tip-to-gate distance partially determines the turn-on voltage of the cold cathode field emitter, i.e., the voltage difference required between the emitter tip and the gate for the cold cathode field emitter to start emitting electrons. Typically, the smaller the emitter tip-to-gate distance, the lower the turn-on voltage of the cold cathode field emitter and the lower the power consumption/dissipation. Likewise, the emitter tip density affects the footprint of the cold cathode field emitter.
Conventional cold cathode field emitters may be fabricated using a number of methods. For example, the Spindt method, well known to those skilled in the art, may be used (see U.S. Pat. Nos. 3,665,241; 3,755,704; and 3,812,559; and C. A. Spindt “A Thin-Film Field-Emission Cathode,” J. Appl. Phys., 1968, vol. 39(7), pp. 3504-3505). Generally, the Spindt method includes masking one or more dielectric layers and performing a plurality of lengthy, labor-intensive etching, oxidation and deposition steps. Residual gas particles in the vacuum surrounding the plurality of substantially conical or pyramid-shaped emitter tips collide with emitted electrons and are ionized. The resulting ions bombard the emitter tips and damage their sharp points, decreasing the emission current of the cold cathode field emitter over time and limiting its operating life. In general, the emitter tip-to-gate distance is determined by the thickness of the dielectric layer disposed between the two. A smaller emitter tip-to-gate distance may be achieved by depositing a thinner dielectric layer. This, however, has the negative consequence of increasing the capacitance between the cathode electrode and the gate electrode, thus increasing the response time of the cold cathode field emitter. One or both of these shortcomings are shared by the other methods for fabricating conventional cold cathode field emitters as well, including the recent chemical-mechanical planarization (CMP) methods (see U.S. Pat. Nos. 5,266,530, 5,229,331 and 5,372,973) and the recent ion milling methods (see U.S. Pat. Nos. 6,391,670 and 6,394,871), all of which produce a plurality of substantially conical or pyramid-shaped emitter tips. Generally, optical lithography and other methods are limited to field openings on the order of about 0.5 microns or larger and emitter tip-to-gate distances on the order of about 1 micron or larger.
Thus, what is still needed is a simple and efficient method for fabricating a cold cathode field emitter that includes a plurality of emitter tips that are continuously sharp. What is also still needed is a method for fabricating a cold cathode field emitter that has a relatively small emitter tip-to-gate distance, providing a relatively high emitter tip density. Such cold cathode field emitters should be suitable for use in x-ray applications, lighting applications, flat panel field emission display applications, microwave amplifier applications, and the like.
Embodiments of the present invention provide novel methods for fabricating novel cold cathode field emitter devices, wherein such devices comprise an array of emitter tips that are self-aligned with their respective gates and decouples the emitter-to-tip spacing from the dielectric support for the gate layer, thereby providing a relatively high emitter tip density. Such methods are relatively simple, cost-effective, and efficient; and, they provide field emission devices that are suitable for use in x-ray imaging applications, lighting applications, flat panel field emission display (FED) applications, etc. Invention embodiments are also directed to the gated nanorod field emission devices made by the above-mentioned methods.
In some embodiments, the present invention is directed to methods comprising the steps of: (a) providing a nanoporous AAO template comprising nanopores that extend down to a substrate-supported conductive layer on which the template resides; (b) filling the nanopores with nanopore filler comprising a first dielectric material to form a filled nanoporous AAO template; (c) depositing a layer of a second dielectric material (which can be the same as the first dielectric material) on top of the filled nanoporous AAO template; (d) depositing a second conductive layer of conductive material on top of the layer of second dielectric material; (e) depositing a patternable material on top of the second conductive layer and patterning the patternable material; etching, in regions where the patternable material was removed, through the second conductive layer and the layer of second dielectric material to create “vias,” and the first dielectric material to remove the nanopore filler; (f) electrochemically-depositing nanorod emitters in the nanopores; and (g) etching back the AAO template to expose the nanorod field emitters.
As an alternative to the above-described embodiments, in some embodiments, the present invention is directed to methods comprising the steps of: (a) providing a nanoporous anodized aluminum oxide (AAO) template comprising nanopores that extend down to a substrate-supported conductive layer; (b) electrochemically-depositing nanorod emitters in the nanopores to form an AAO template-based nanorod array; (c) filling any unfilled nanopores in the AAO template-based nanorod array with nanopore filler comprising a first dielectric material to form a filled AAO template-based nanorod array; (d) depositing a layer of a second dielectric material (which can be the same as the first dielectric material) on top of the filled AAO template-based nanorod array; (e) depositing a second conductive layer of conductive material on top of the layer of second dielectric material; (f) depositing a patternable material (e.g., a resist) on top of the second conductive layer and patterning the patternable material; (g) etching, in regions where the patternable material was removed, through the second conductive layer and the layer of second dielectric material to create vias exposing the nanorods in those regions; and (h) etching back the AAO surrounding those nanorods to yield nanorod field emitters.
As another alternative to the above-described embodiments, in some or other embodiments the present invention is directed to methods comprising the steps of: (a) providing a thin film material comprising: (i) a substrate, (ii) a dielectric layer on the substrate, and (iii) a conductive film on the dielectric layer; (b) patterning a patternable material deposited onto the conductive film; (c) selectively etching the conductive film and dielectric layer in regions where the patternable material has been removed to form microcavities; (d) depositing aluminum (Al) inside the microcavities to form Al posts (e.g., mesas); (e) anodizing the Al posts to form localized nanoporous AAO templates; (f) electrochemically-depositing nanorods in the nanopores of the AAO templates; and (g) etching back the AAO to expose the nanorod field emitters. In some embodiments, the Al is deposited as a Al stack, e.g., Ti/Cu/Ti/Al.
As another alternative to the above-described embodiments, in some or other embodiments the present invention is directed to methods comprising the steps of: (a) providing a nanoporous AAO template comprising nanopores that extend down to a substrate-supported conductive layer on which the nanoporous AAO template resides; (b) filling the nanopores with nanopore filler comprising a first dielectric material to form a filled nanoporous AAO template; (c) patterning and etching the AAO template to form AAO posts; (d) conformally depositing: (i) a dielectric layer comprising a second dielectric material, (ii) a gate metal layer, such that the dielectric and gate metal layers form a bump in the regions over the AAO posts, and (iii) a planarizable layer over the bumps that is subsequently planarized; (e) etching the dielectric, gate metal, and planarizable layers over the bump to form vias, such vias providing depositional access to the AAO posts; (f) electrochemically-depositing nanorods in the AAO posts to form nanorod/AAO posts and etching back the AAO to more fully expose the nanorods; and (g) removing the planarizable material to form gated emitter structures. Variations on these embodiments include, but are not limited to, fabricating posts in the Si substrate that the AAO posts can reside on.
As another alternative to the above-described embodiments, in some or other embodiments the present invention is directed to methods comprising the steps of: (a) providing a nanoporous AAO template comprising nanopores that extend down to a substrate-supported conductive layer on which the nanoporous AAO template resides;
(b) filling the nanopores with nanopore filler comprising a first dielectric material to form a filled nanoporous AAO template; (c) patterning and etching the AAO template to form AAO posts capped with a metal masking layer; (d) depositing a thin conformal layer of a second dielectric material over the capped AAO posts, removing residual masking layer to expose the AAO posts, electrochemically depositing nanorods in the AAO posts to form nanorod/AAO posts, and etching back the AAO to more fully expose the nanorods in the nanorod/AAO posts; (e) conformally depositing: (i) a dielectric layer comprising a second dielectric material, (ii) a gate metal layer, such that the dielectric and gate metal layers form a bump in the regions over the AAO posts, and (iii) a planarizable layer over the bumps that is subsequently planarized via reflow; (f) etching the dielectric, gate metal, and planarizable layers over the bump to form vias, such vias providing access to the nanorod/AAO posts; and (g) removing the planarizable layer to form gated emitter structures. As above, variations on these embodiments include, but are not limited to, fabricating posts in the Si substrate that the AAO posts can reside on.
As another alternative to the above-described embodiments, in some or other embodiments the present invention is directed to methods comprising the steps of: (a) patterning a substrate; (b) depositing at least one Al stack, as an Al post, in a patterned microcavity region on the substrate; (c) conformally coating the Al post with layers of a dielectric material and a planarizable material; (d) etching the dielectric and planarizable layers over the post; (e) removing the planarizable material and anodizing the posts to form a nanoporous AAO post on the substrate; (f) electrochemically depositing nanorods in the AAO posts to form nanorod/AAO posts; (g) conformally depositing: (i) a dielectric layer comprising a second dielectric material, (ii) a gate metal layer, such that the dielectric and gate metal layers form a bump in the regions over the nanorod/AAO posts, and (iii) a planarizable layer over the bumps that is subsequently planarized via reflow; (h) etching the planarizable, metal, and dielectric layers over the bump to form a via exposing the nanorod/AAO posts; and (i) removing the planarizable material to form a gated emitter structure. As above, variations on these embodiments include, but are not limited to, fabricating posts in the Si substrate that the AAO posts can reside on.
In some embodiments, devices of the present invention comprise a substrate, a conductive layer, a region of nanoporous AAO comprising filled nanopores and nanorod field emitters, the latter of which are positioned within vias, the vias being holes in the dielectric layer and gate metal layer that reside on top of the nanoporous AAO region.
In some or other embodiments, devices of the present invention comprise a substrate, a dielectric layer, a gate metal layer, microcavities in the dielectric and gate metal layers, nanoporous AAO posts in the microcavities, and nanorod field emitters in the nanoporous AAO posts. Generally, the substrate comprises at least a top portion that is conductive.
The foregoing has outlined rather broadly the features of the present invention in order that the detailed description of the invention that follows may be better understood. Additional features and advantages of the invention will be described hereinafter which form the subject of the claims of the invention.
For a more complete understanding of the present invention, and the advantages thereof, reference is now made to the following descriptions taken in conjunction with the accompanying drawings, in which:
In some embodiments, the present invention is directed to novel cold cathode field emitter devices that comprise an array of emitter tips that are self-aligned with their respective gates and have relatively small emitter tip-to-gate distances, thereby providing a relatively high emitter tip density, and methods for making same. Such methods are relatively simple, cost-effective, and efficient; and they provide field emission devices that are suitable for use in x-ray imaging applications, lighting applications, flat panel field emission display (FED) applications, etc.
In the following description, specific details are set forth such as specific quantities, sizes, etc. so as to provide a thorough understanding of embodiments of the present invention. However, it will be obvious to those skilled in the art that the present invention may be practiced without such specific details. In many cases, details concerning such considerations and the like have been omitted inasmuch as such details are not necessary to obtain a complete understanding of the present invention and are within the skills of persons of ordinary skill in the relevant art.
Referring to the drawings in general, it will be understood that the illustrations are for the purpose of describing a particular embodiment of the invention and are not intended to limit the invention thereto.
Referring to the flow chart in
Nanoporous AAO templates are known in the art. See Masuda et al., Science, 1995, 268, p. 1466; Masuda et al., Appl. Phys. Lett., 1997, 71, p. 2770; Jessensky et al., Appl. Phys. Lett., 1998, 72(10), p. 1173; Yin et al., Appl. Phys. Lett., 2001, 79, p. 1039; and Zheng et al., Chem. Mater., 2001, 13, p. 3859. Referring to
Substrates 201 can be of any material that suitably provides for a substrate in accordance with embodiments of the present invention. Suitable substrate materials include, but are not limited to, glasses, metals, polymers, molecular solids, silicon (Si), silicon carbide (SiC), polysilicon (poly Si), amorphous silicon, and combinations thereof. In some embodiments, the substrate comprises a polished Si wafer. The conductive layer 202 can comprise any material that is electrically-conductive and amenable to processing in accordance with embodiments of the present invention. In some embodiments, the conductive layer is simply a homogeneous extension of the substrate (e.g., a Si substrate with a Si conductive layer). Generally, the conductive layer 202 comprises a material that is not susceptible, or is only moderately susceptible, to anodization, i.e., it will not readily oxidize under conditions of the anodization process—it is substantially immune to anodization. In some or other embodiments, when the conductive layer 202 is moderately susceptible to anodization, any oxide formed in this layer can be removed or reduced prior to subsequent steps of electrodeposition. Suitable materials include, but are not limited to, gold (Au), copper (Cu), platinum (Pt), palladium (Pd), aluminum (Al), silver (Ag), nickel (Ni), carbon (C), rhodium (Rh), ruthenium (Ru), iridium (Ir), osmium (Os), and combinations thereof. Generally, the conductive layer has a thickness of between about 10 nm and about 100 μm.
In some embodiments, substrate 201 may comprise an adhesion layer to facilitate adhesion of the conductive layer 202 with the substrate. Referring to
In some embodiments, the nanoporous AAO template is fabricated in accordance with methods described in commonly assigned co-pending U.S. patent application Ser. No. 11/141,613 incorporated by reference herein Referring to
In some embodiments, the first dielectric material is used to fill the nanopores of the AAO template, as shown in
Referring to
Regarding the above-mentioned lithographic patterning, a mask is typically applied to the layer of patternable resist material and the exposed regions are irradiated with radiation, typically in the ultraviolet region of the electromagnetic (EM) spectrum. The resist is then contacted with developer to remove the irradiated resist (unless a negative resist is employed, wherein polymer is crosslinked and the non-irradiated areas are removed). Suitable resist material includes, but is not limited to, polymethylmethacylate (PMMA), AZ1512, NFR-16, and the like. Etching of exposed regions of the conductive gate material 802 and the second dielectric layer 801 are typically done via either a wet or dry etching technique. Residual resist removal is typically done via a solvent removal technique or dry cleaning. While such patterning typically involves lithography (e.g., photo, UV, e-beam, etc.), it will be appreciated by those of skill in the art that other patterning techniques can be used, such as, but not limited to, embossing, imprinting, hot stamping, and the like.
Electrodeposition of nanorods into nanopores of the AAO template can be done by methods well known in the art. See Masuda et al., Science, 1995, 268, p. 1466; Masuda et al., Appl. Phys. Lett., 1997, 71, p. 2770; Jessensky et al., Appl. Phys. Lett., 1998, 72(10), p. 1173; Yin et al., Appl. Phys. Lett., 2001, 79, p. 1039; and Zheng et al., Chem. Mater., 2001, 13, p. 3859. Generally, however, by contacting the conductive bottom of the nanopores (i.e., conductive layer) with an electrolyte solution comprising precursor ions operable for being electrodeposited in the nanopores, and by operating the conductive layer as a working electrode component of an electrochemical cell, nanorods can be formed in the nanopores. Depending upon the precursors in the electrolyte, nanorods can comprise any material that can be electrodeposited, i.e., metals; metal borides, carbides, nitrides, oxides; etc., subject only to the availability of a suitable electrolyte from which these materials may be electrodeposited, such materials including, but not limited to, Pt, Pd, Ni, Au, Ag, Cu, Zn, ZnO, MoO3/Mo2O5, and combinations thereof.
The above-described set of embodiments can be modified by changing the order of the various steps. As an example, and as an alternative to the above-described embodiments, and referring to the flow diagram in
In the above-described alternative embodiments, the various steps and sub-steps can be performed generally as described previously for the related embodiments described in
As another alternative to the above-described embodiments, and referring to the flow diagram in
Referring to
Referring to
Referring to
Filling of the nanopores 2803 with a first dielectric material 2901 to yield a filled AAO template 2905 is depicted in
Referring to
In some embodiments, the substrate can be etched to form substrate posts on which the AAO posts reside. Referring to
Referring to
Starting with structure 3100 shown in
Referring to
Referring to
Advantages of the methods of the present invention over the prior art include a relatively simple fabrication process and flexibility in the tip-to-gate distance (i.e., the tip-to-gate distance is controlled by the thickness of the dielectric layer).
Turning now to the devices made by the above-described embodiments, devices such as 1300, 2300, 3500, 3900, 5300, and 5400 are novel cold cathode field emitter devices that comprise an array of emitter tips that have relatively small emitter tip-to-gate distances, thereby providing a relatively high emitter tip density and low turn on voltage. Such field emission devices are suitable for use in x-ray imaging applications, lighting applications, flat panel field emission display (FED) applications, etc.
Referring to
In some of the above-described device embodiments, the substrate has a top surface that is substantially flat and comprises a material selected from the group consisting of semiconductors, glasses, molecular solids, metals, ceramics, polymers, and combinations thereof. Exemplary such materials include, but are not limited to Si, SiC, poly Si, amorphous Si, and combinations thereof. In some embodiments, the conductive layer comprises a material selected from the group consisting of Au, Cu, Pt, Ag, Pd, Rh, Ru, Os, and combinations thereof; and the conductive layer comprises a thickness of between about 10 nm and about 100 μm. In some embodiments, the region of nanoporous AAO comprises a thickness of between about 100 nm and about 5 μm. In some embodiments, the dielectric layer comprises a material selected from the group consisting of SiO2, SiNx where 0.5≦x≦1.5 (e.g., SiN and Si3N4), epi-i-SiC, Al2O3, undoped wide bandgap semiconductors (e.g., SiC, Ga, spin-on-glass), and combinations thereof and combinations thereof; and the dielectric layer comprises a thickness of between about 100 nm and about 5 μm. In some embodiments, the gate metal layer comprises a material selected from the group consisting of a metal, such as Nb, Pt, Al, W, Mo, Ti, Ni, Cr, TiW, and the like; a semiconductor, such as highly-doped Si, GaN, GaAs, SiC, doped poly Si, doped amorphous Si, and the like; and combinations thereof; and the gate metal layer comprises a thickness of between about 10 nm and about 100 μm.
In some of the above-described device embodiments, the vias are approximately circular in shape and comprise a diameter between about 100 nm and about 5 μm. Other shapes, or a plurality of shapes, are possible—depending upon the pattern of the mask or master used to make the device.
In some embodiments, the nanorod field emitters comprise any material that can be electrodeposited, i.e., metals; metal borides, carbides, nitrides, and oxides; etc., subject only to the availability of a suitable electrolyte from which these materials may be electrodeposited, such materials including, but not limited to, Pt, Pd, Ni, Au, Ag, Cu, Zn, ZnO, MoO3/Mo2O3, and combinations thereof. In some or other embodiments, the nanorod field emitters are aligned substantially perpendicular to the substrate. In some or other embodiments, the nanorod field emitters comprise a diameter between about 10 nm and about 500 nm, and a length between about 100 nm and about 5 μm.
Referring to
Referring to
Referring to
In some of the above-described alternative device embodiments, the substrate comprises a material selected from the group consisting of semiconductors, glasses, molecular solids, metals, ceramics, polymers, and combinations thereof. Exemplary such materials include, but are not limited to, Si, SiC, poly Si, amorphous Si, and combinations thereof. Typically, the dielectric layer comprises a material selected from the group consisting of SiO2, SiNx where 0.5≦x≦1.5 (e.g., SiN and Si3N4), epi-i-SiC, Al2O3, undoped wide bandgap semiconductors (e.g., SiC, Ga, spin-on-glass), and combinations thereof; and possesses a thickness of between about 100 nm and about 5 μm. The gate metal layer typically comprises a material selected from the group consisting of metal, such as Nb, Pt, Al, W, Mo, Ti, Ni, Cr, TiW, and the like; a semiconductor material, such as highly-doped Si, GaN, GaAs, SiC, doped poly Si, doped amorphous Si, and the like; and combinations thereof, and comprises a thickness of between about 10 nm and about 100 μm.
In some of the above-described alternative device embodiments, the microcavities comprise a diameter between about 100 nm and about 5 μm. The nanorod field emitters typically comprise any material that can be electrodeposited, i.e., metals; metal borides, carbides, nitrides, and oxides; etc., subject only to the availability of a suitable electrolyte from which these materials may be electrodeposited, including, but not limited to, Pt, Pd, Ni, Au, Ag, Cu, Zn, ZnO, MoO3/Mo2O3, and combinations thereof; wherein such emitters are typically aligned substantially perpendicular to the substrate. Typically, the nanorod field emitters comprise a diameter between about 10 nm and about 500 nm, and a length between about 100 nm and about 5 μm.
Advantages of the devices of the present invention over those of the prior art include a high emitter tip density and continuously sharp field emitter tips. It will be apparent to those of skill in the art that numerous variations exist with regard to the above-described devices and methods of making same, and that such variations fall within the scope of the claimed invention.
The following examples are included to demonstrate particular embodiments of the present invention. It should be appreciated by those of skill in the art that the methods disclosed in the examples that follows merely represent exemplary embodiments of the present invention. However, those of skill in the art should, in light of the present disclosure, appreciate that many changes can be made in the specific embodiments described and still obtain a like or similar result without departing from the spirit and scope of the present invention.
This Example serves to illustrate fabrication of a gated field emitter device (e.g., device 133, shown in
A Si wafer was cleaned using a KEROS (peroxide and sulfuric acid clean also known as a piranha etch) and HF dip. On the cleaned wafer various layers were deposited in the following order and with the following thicknesses: 200 Å TiW/500 Å Au/60 Å Ti/1 μm Al. The TiW was used as an adhesion layer, Au as the conductive layer, and Ti as the sacrificial barrier layer. The Al in this layered stack was then anodized to create nanoporous AAO. During this process, the top Ti layer oxidized to form insulating TiOx, (sacrificial barrier layer). The TiOx sacrificial barrier layer was etched using a wet etching solution (80 parts H2O: 1 part HF: 1 part H2O2) for 30 seconds. Upon removal of the TiOx, the nanopores in the nanoporous AAO extend down to the conductive Au layer and form a template in which nanorods can be electrochemically-deposited.
To form nanorods, Pt was then electrochemically-deposited in the nanopores of the nanoporous AAO template to form nanorods.
To this heat-treated structure was applied spin-on-glass (SOG). Spin-on-glass was applied to fill the pores of the AAO that were not filled with nanorods (i.e., fill factor was not 100%). The SOG was then annealed (425° C. for 30 minutes with a 2 hour cool) and etched from the surface using ICP for 5.5 minutes. Naturally, etch time is dependent on SOG thickness. The surface was then prepped for deposition by cleaning with PRS1000 for 5 minutes.
SiO2 was deposited on the prepped surface to from a dielectric layer of thickness around 5000 Å (500 nm). Deposition of SiO2 was then followed by cleaning with PRS1000 for 5 minutes, deposition of an ˜1000 Å thick layer of gate metal (Cr), then another cleaning with PRS1000 for 5 minutes. Photoresist was then applied to the cleaned gate metal layer and photolithographically patterned using a photomask and a UV lamp. The photoexposed regions were then removed with developer.
For the regions that were exposed due to the above-described photolithography, the Cr gate metal layer was wet etched and the SiO2 dielectric layer was dry etched using reactive ion etching (RIE). The resist was then striped using PRS1000, and AAO was etched back using an etching solution (1H2O: 1H3PO4) for 5 minutes to expose the Pt nanorod emitter tips. This last step, however, may not be necessary.
This Example serves to illustrate fabrication of a gated field emitter device (e.g., devices 3500 and 3900, shown in
A Si wafer was cleaned using a KEROS and HF Dip. On the cleaned wafer various layers were deposited in the following order and with the following thicknesses: 200 Å TiW/500 Å Cu/150 Å Ti/1 μm Al. The TiW was used as an adhesion layer, Au as the conductive layer, and Ti as the sacrificial barrier layer. The Al in this layered stack was then anodized to create a substrate supported nanoporous AAO template. During this process, the top Ti layer of the stack is oxidized to form insulating TiOx, (sacrificial barrier layer).
Spin-on-glass (SOG) was applied to the top of the nanoporous AAO template and then annealed at 425° C. for 30 minutes with a 2 hour cool. The SOG was then etched from the surface using ICP for 5.5 minutes (time is dependent on SOG thickness). A photoresist was then applied and patterned. To the patterned nanoporous template was deposited a masking (metal) layer, after which the resist was removed and the unmasked AAO was etched to yield AAO posts. Note that the Ti/Cu/Ti conductive layer can be optionally removed and the Si substrate etched to form Si pillars. The masking metal was then stripped and SiO2, gate metal (Cr, 1 k Å thick), and resist layers were deposited conformally over the AAO posts, such that the resist layer was reflowed to make it level. This region of layers over the AAO post is the bump region. The resist layer of the bump region was then (dry) etched, the gate (Cr) layer was wet etched, and the SiO2 layer was either dry (RIE) or wet etched to open area above AAO posts (i.e., vias). To the exposed AAO posts, SOG was cleared from the pores and nanorods were electrochemically deposited in the AAO posts. The AAO in the posts was then etched back to more fully expose the nanorods. Finally, the resist was stripped with either PRS1000 or acetone to yield a gated field emitter structure, in accordance with an embodiment of the present invention.
This Example serves to illustrate fabrication of a gated field emitter device (e.g., devices 3500 and 3900, shown in
A Si wafer was cleaned using a KEROS and HF Dip. On the cleaned wafer various layers were deposited in the following order and with the following thicknesses: 200 Å TiW/500 Å Cu/150 Å Ti/1 μm Al. The TiW was used as an adhesion layer, Cu as the conductive layer, and Ti as the sacrificial barrier layer. The Al in this layered stack was then anodized to create a substrate supported nanoporous AAO template. During this process, the top Ti layer of the stack is oxidized to form insulating TiOx, (sacrificial barrier layer). Note that this sacrificial barrier layer is formed in all of the Examples presented herein.
Spin-on-glass (SOG) was applied to the top of the nanoporous AAO template and then annealed at 425° C. for 30 minutes with a 2 hour cool. The SOG was then etched from the surface using ICP for 5.5 minutes (time is dependent on SOG thickness). A photoresist was then applied and patterned. To the patterned nanoporous template was deposited a masking (metal) layer, after which the resist was removed and the unmasked AAO was etched to yield AAO posts. A thin layer of SiO2 was deposited, the metal masking layer stripped, and nanorods were electrochemically deposited in the AAO posts. The AAO was then etched to more fully expose the nanorods. A thick layer of SiO2 was deposited conformally over the AAO posts comprising the nanorods. This was followed by the deposition of a gate metal layer (Cr, 1 k Å thick) and a layer of resist, the latter of which was allowed to reflow to make it level. The resist layer of the bump region was then (dry) etched, the gate (Cr) layer was wet etched, and the SiO2 layer was either dry (RIE) or wet etched to open area above AAO posts (i.e., vias). To the exposed AAO posts, SOG was cleared from the pores and nanorods were electrochemically deposited in the AAO posts. The AAO in the posts was then etched back to more fully expose the nanorods. Finally, the resist was stripped with either PRS1000 or acetone to yield a gated field emitter structure, in accordance with an embodiment of the present invention.
This Example serves to illustrate fabrication of a gated field emitter device (e.g., devices 5300 and 5400, shown in
A Si wafer was cleaned using a KEROS and HF dip. On the cleaned wafer SiO2 was deposited and a photoresist was applied and patterned. Next, various layers were deposited in the following order and with the following thicknesses: 200 Å TiW /500 Å Cu/150 Å Ti/0.5 μm Al. The resist and dielectric layers were then stripped to yield Al posts (it is at this point that the Si wafer around the Al posts can be optionally etched to “elevate” the Al posts). A thin layer of SiO2 was then deposited conformally over the Al posts followed by a layer of resist, the latter of which was allowed to reflow. Next, the resist and SiO2 layers were dry etched to expose the top of the Al posts, and the resist was subsequently removed. Next, the Al posts were anodized to form AAO posts, wherein the topmost Ti underlayer oxidizes to TiOx and is subsequently etched. Nanorods were electrochemically deposited in the AAO posts and the AAO was etched back to more fully expose the nanorods (note that this etching is optional). Next, the remaining dielectric (SiO2) was optionally removed and a fresh layer of dielectric conformally deposited over the AAO posts. This dielectric deposition was followed by deposition of a gate metal (Cr) layer and a resist layer, the latter of which was allowed to reflow. These layers formed bump regions over the AAO posts. The resist was then dry etched to open area above posts. The gate metal was then wet etched, followed by a dry etch (RIE) of the SiO2. This series of etching opened up a via with which the nanorods are exposed. Lastly, the remaining resist was stripped to yield a gated field emitter structure in accordance with some embodiments of the present invention.
This Example serves to illustrate fabrication of a gated field emitter device (e.g., devices 5300 and 5400, shown in
A Si wafer was cleaned using a KEROS and HF Dip. On the cleaned wafer SiO2 was deposited and a photoresist was applied and patterned. Next, various layers were deposited in the following order and with the following thicknesses: 200 Å TiW/500 Å Cu/150 Å Ti/0.5 μm Al. The resist and dielectric layers were then stripped to yield Al posts (it is at this point that the Si wafer around the Al posts can be optionally etched to “elevate” the Al posts). A thin layer of SiO2 was then deposited conformally over the Al posts followed by a layer of resist, the latter of which was allowed to reflow. Next, the resist and SiO2 layers were dry etched to expose the top of the Al posts, and the resist was subsequently removed. Next, the Al posts were anodized to form AAO posts, wherein the topmost Ti underlayer oxidizes to TiOx, and is subsequently etched. Next, the remaining dielectric (SiO2) was optionally removed and a fresh layer of dielectric conformally deposited over the AAO posts. This dielectric deposition was followed by deposition of a gate metal (Cr) layer and a resist layer, the latter of which was allowed to reflow. These layers formed bump regions over the AAO posts. The resist was then dry etched to open area above posts. The gate metal was then wet etched, followed by a dry etch (RIE) of the SiO2. This series of etching opened up a via in which the AAO posts are exposed. Nanorods were electrochemically deposited in the AAO posts and the AAO was etched back to more fully expose the nanorods. Lastly, the remaining resist was stripped to yield a gated field emitter structure in accordance with some embodiments of the present invention.
In summary, the present invention relates to self-aligned gated nanorod field emission devices, wherein such devices have relatively small emitter tip-to-gate distances, and providing a relatively high emitter tip density. Such methods employ a combination of traditional device process techniques (lithography, etching, metallization, etc.) with electrochemical template anodization and electrochemical deposition of nanorods. These methods are relatively simple, cost-effective, and efficient; and they provide field emission devices that are suitable for use in x-ray imaging applications, lighting applications, flat panel field emission display (FED) applications, etc.
It will be understood that certain of the above-described structures, functions, and operations of the above-described embodiments are not necessary to practice the present invention and are included in the description simply for completeness of an exemplary embodiment or embodiments. In addition, it will be understood that specific structures, functions, and operations set forth in the above-described referenced patents and publications can be practiced in conjunction with the present invention, but they are not essential to its practice. It is therefore to be understood that the invention may be practiced otherwise than as specifically described without actually departing from the spirit and scope of the present invention as defined by the appended claims.
This invention was made with support from the United States Department of Commerce, National Institute of Standards and Technology (NIST) Contract No. 70NANB2H3030.
Number | Name | Date | Kind |
---|---|---|---|
3665241 | Spindt et al. | May 1972 | A |
3755704 | Spindt et al. | Aug 1973 | A |
3812559 | Spindt et al. | May 1974 | A |
5229331 | Doan et al. | Jul 1993 | A |
5266530 | Bagley et al. | Nov 1993 | A |
5372973 | Doan et al. | Dec 1994 | A |
6339281 | Lee et al. | Jan 2002 | B2 |
6391670 | Wells et al. | May 2002 | B1 |
6394871 | Lee | May 2002 | B2 |
6445124 | Asai et al. | Sep 2002 | B1 |
6628053 | Den et al. | Sep 2003 | B1 |
6650061 | Urayama et al. | Nov 2003 | B1 |
20030143398 | Ohki et al. | Jul 2003 | A1 |
20050067935 | Lee et al. | Mar 2005 | A1 |
20050127351 | Tolt | Jun 2005 | A1 |
20070029911 | Hudspeth et al. | Feb 2007 | A1 |
Number | Date | Country |
---|---|---|
WO0126130 | Apr 2001 | WO |
WO 2004012218 | Feb 2004 | WO |
WO 2004064101 | Jul 2004 | WO |
WO2005051842 | Jun 2005 | WO |
Number | Date | Country | |
---|---|---|---|
20070085459 A1 | Apr 2007 | US |