Claims
- 1. A method of generating a function within a logic design of a circuit, comprising:
representing the function using an operator, the function having n operands, where n>1; and presenting the function within a schematic representation of the logic design.
- 2. The method of claim 1, wherein n=2.
- 3. The method of claim 2, wherein one of the two operands comprises a constant value.
- 4. The method of claim 2, wherein one of the two operands corresponds to a signal.
- 5. The method of claim 2, wherein the two operands correspond to signals.
- 6. The method of claim 2, wherein the operator comprises a binary operator.
- 7. The method of claim 6, wherein the binary operator comprises a logical operator.
- 8. The method of claim 1, further comprising displaying a dialog box used to define the function.
- 9. The method of claim 8, further comprising inputting data that corresponds to the function.
- 10. The method of claim 9, further comprising highlighting the dialog box when one of the n operands is a constant.
- 11. An article comprising a machine-readable medium which stores executable instructions to generate a function within a logic design of a circuit, the instructions causing a machine to:
represent the function using an operator, the function having n operands, where n>1; and present the function within a schematic representation of the logic design.
- 12. The article of claim 11, wherein n=2.
- 13. The article of claim 12, wherein one of the two operands comprises a constant value.
- 14. The article of claim 12, wherein one of the two operands corresponds to a signal.
- 15. The article of claim 12, wherein the two operands correspond to signals.
- 16. The article of claim 11, wherein the operator comprises a binary operator.
- 17. The article of claim 16, wherein the binary operator comprises a logical operator.
- 18. The article of claim 11, further comprising instructions causing the machine to display a dialog box used to define the function.
- 19. The article of claim 18, further comprising instructions causing the machine to input data that corresponds to the function.
- 20. The article of claim 9, further comprising instructions causing the machine to highlight the dialog box when one of the n operands is a constant.
- 21. An apparatus for generating a function within a logic design of a circuit, comprising:
a memory that stores executable instructions; and a processor that executes the instructions to:
represent the function using an operator, the function having n operands, where n>1; and present the function within a schematic representation of the logic design.
- 22. The apparatus of claim 21, wherein n=2.
- 23. The apparatus of claim 22, wherein one of the two operands comprises a constant value.
- 24. The apparatus of claim 23, wherein one of the two operands corresponds to a signal.
- 25. The apparatus of claim 22, wherein the two operands correspond to signals.
- 26. The apparatus of claim 21, wherein the operator comprises a binary operator.
- 27. The apparatus of claim 26, wherein the binary operator comprises a logical operator.
- 28. The apparatus of claim 21, wherein the processor executes instructions to display a dialog box used to define the function.
- 29. The apparatus of claim 28, wherein the processor executes instructions to input data that corresponds to the function.
- 30. The apparatus of claim 29, wherein the processor executes instructions to highlight the dialog box when one of the n operands is a constant.
CROSS-REFERENCE TO RELATED APPLICATIONS
[0001] This application claims priority from U.S. Provisional Application No. 60/315,852, filed Aug. 29, 2001, and titled “Visual Modeling and Design Capture Environment,” which is incorporated by reference.
Provisional Applications (1)
|
Number |
Date |
Country |
|
60315852 |
Aug 2001 |
US |