The present invention relates to the field of display techniques, and in particular to a gate driver on array (GOA) circuit for display panel.
The thin film transistor liquid crystal display (TFT-LCD) panels are now more widely used in the public information display (PID) field. The aspect ratio of many PID panels is quite different from that of common TV panels, such as, a strip screen design.
To reduce cost, the strip screen and the conventional TV panel are sometimes made by using a common mask. The strip screen can be made only by changing the position of the cutting line. As shown in
This method is relatively easy to implement for a display panel wherein a gate line is driven by a driver IC. However, with the popularization of GOA technology, since the input of the start signal STV is required at both the first and last ends of the GOA circuit to turn on the GOA circuit stage-by-stage, and if cutting is performed in the middle of the display panel, it is possible, as a result, that the first stage of the GOA circuit will have no start signal STV input, and the entire GOA circuit does not work properly.
Existing GOA circuits typically comprise a plurality of cascaded GOA units, each level of GOA unit corresponding to driving a stage of horizontal scan line. The GOA unit generally comprises a pull-up circuit, a pull-up control circuit, a down-propagation circuit, a pull-down circuit, and a pull-down maintenance circuit, and a bootstrap capacitor responsible for the voltage level rise. The pull-up circuit is mainly responsible for outputting the clock signal as a gate signal (i.e., a scan signal); the pull-up control circuit is responsible for controlling the turn-on time of the pull-up circuit, and is generally connected to the down-propagation signal transmitted by the down-propagation circuit of the GOA unit of the previous stage, or the gate signal; the pull-down circuit is responsible for pulling the gate signal low to the low level at the first time, that is, turning off the gate signal; the pull-down maintenance circuit is responsible for maintaining the gate signal and the gate signal node of the pull-up circuit (generally called node Q) in the off state, usually there are two pull-down maintenance modules to operate alternately; the bootstrap capacitor is responsible for the second-time rise of the node Q, which is beneficial for the pull-up circuit to output the gate signal.
Nowadays, GOA technology is more and more widely used in display panels. In the display panel using GOA technology, the order of turning on the gate lines, that is, the scanning direction of the display panel is generally fixed. As shown in
The object of the present invention is to provide a GOA circuit for display panel, able to optimize the circuit structure design and realize cutting the display panel into strip screens of any aspect ratios.
To achieve the above object, the present invention provides a GOA circuit for display panel, which comprises: a plurality of cascaded GOA units, for natural numbers n and m, a pull-up control circuit of the n-th GOA unit responsible for outputting an n-th horizontal scan signal comprising:
a first thin film transistor (TFT) having a gate connected to a first scan direction signal, and a source and a drain respectively connected to an (n−m)th stage horizontal scan signal and a gate signal node of the n-th stage GOA unit;
a second TFT having a gate connected to a second scan direction signal, and a source and a drain respectively connected to an (n+m)th stage horizontal scan signal and the gate signal node of the n-th stage GOA unit;
a pull-down control circuit of the −nth stage GOA unit comprising:
a third TFT having a gate connected to the first scan direction signal, and a source and a drain respectively connected to the (n+m)th stage horizontal scan signal and a node;
a fourth TFT having a gate connected to the second scan direction signal, and a source and a drain respectively connected to the (n−m)th stage horizontal scan signal and the node;
a fifth TFT having a gate connected to the node, a source and a drain respectively connected to the n-th stage horizontal scan signal and a low voltage;
a sixth TFT having a gate connected to the node, and a source and a drain respectively connected to the gate signal node of the n-th stage GOA unit and the low voltage.
Wherein, the scan direction of the GOA circuit for display panel is set by changing relative voltage levels between the first scan direction signal and the second scan direction signal.
Wherein, the first scan direction signal is set to a high voltage, the second scan direction signal is set to a low voltage, and the GOA circuit for display panel realizes scanning from top to bottom.
Wherein, the first scan direction signal is set to a low voltage, the second scan direction signal is set to a high voltage, and the GOA circuit for display panel realizes scanning from bottom to top.
Wherein, the value of m is determined according to a number of clock signals required by the GOA circuit.
Wherein, for a GOA circuit requiring two clock signals, m is 1; for a GOA circuit requiring four clock signals, m is 2.
The present invention also provides a GOA circuit for display panel, which comprises: a plurality of cascaded GOA units, for natural numbers n and m, a pull-up control circuit of the n-th stage GOA unit responsible for outputting an n-th stage horizontal scan signal comprising:
a first thin film transistor (TFT) having a gate connected to an (n+m)th stage horizontal scan signal, and a source and a drain respectively connected to a high voltage and a gate signal node of the n-th stage GOA unit;
a second TFT having a gate in a floating state and reserved for welding pad for connecting a start signal, a source and a drain respectively connected to the high voltage and the gate signal node of the n-th stage GOA unit;
a pull-down control circuit of the n-th stage GOA unit comprising:
a third TFT having a gate connected to the (n−m)th stage horizontal scan signal, and a source and a drain respectively connected to the n-th stage horizontal scan signal and a low voltage;
a fourth TFT having a gate connected to the (n−m)th stage horizontal scan signal, and a source and a drain respectively connected to the gate signal node of the n-th stage GOA unit and the low voltage.
Wherein, when the display panel is cut into a strip screen, the gate of the second TFT of the last m-th stage GOA unit is connected to the start signal.
Wherein, the gate of the second TFT of the last m-th stage GOA unit is connected to the welding pad by laser welding.
Wherein, the value of m is determined according to a number of clock signals required by the GOA circuit; for a GOA circuit requiring two clock signals, m is 1; for a GOA circuit requiring four clock signals, m is 2.
Wherein, the n-th stage GOA unit further comprises a bootstrap capacitor and a pull-up circuit; the bootstrap capacitor has two ends respectively connected to the gate signal node of the n-th stage GOA unit and an n-th stage horizontal scan signal; the pull-up circuit comprises a fifth TFT; the fifth has a gate connected to the gate signal node of the n-th stage GOA unit, and a source and a drain respectively connected to the clock signal of the n-th stage GOA unit and the n-th stage horizontal scan signal.
In summary, the GOA circuit for display panel of the present invention optimize the circuit structure design and realize cutting the display panel into strip screens of any aspect ratios. The first embodiment of the present invention adopts a GOA circuit capable of changing the scanning order, so that the display panel can be cut into strip screens of any aspect ratio; the second embodiment of the present invention adds only one TFT to realize a narrower border design, and realizes that the display panel can be cut into strip screens of any aspect ratio.
To make the technical solution of the embodiments according to the present invention, a brief description of the drawings that are necessary for the illustration of the embodiments will be given as follows. Apparently, the drawings described below show only example embodiments of the present invention and for those having ordinary skills in the art, other drawings may be easily obtained from these drawings without paying any creative effort. In the drawings:
To further explain the technique means and effect of the present invention, the following uses preferred embodiments and drawings for detailed description.
Referring to
The GOA circuit of the first embodiment comprises: a plurality of cascaded GOA units, for natural numbers n and m, a pull-up control circuit of the n-th GOA unit responsible for outputting an n-th horizontal scan signal G(n) comprising: a first thin film transistor (TFT) T11 having a gate connected to a first scan direction signal U2D, and a source and a drain respectively connected to an (n−m)th stage horizontal scan signal G(n−m) (i.e., before the n-th stage) and a gate signal node Q(n) of the n-th stage GOA unit; a second TFT T12 having a gate connected to a second scan direction signal D2U, and a source and a drain respectively connected to an (n+m)th stage horizontal scan signal G(n+m) (i.e., after the n-th stage) and the gate signal node Q(n) of the n-th stage GOA unit;
a pull-down control circuit of the −nth stage GOA unit comprising: a third TFT T13 having a gate connected to the first scan direction signal U2D, and a source and a drain respectively connected to the (n+m)th stage horizontal scan signal G(n+m) and a node P; a fourth TFT T14 having a gate connected to the second scan direction signal D2U, and a source and a drain respectively connected to the (n−m)th stage horizontal scan signal G(n−m) and the node P; a fifth TFT T31 having a gate connected to the node P, a source and a drain respectively connected to the n-th stage horizontal scan signal G(n) and a low voltage Vss; a sixth TFT T32 having a gate connected to the node P, and a source and a drain respectively connected to the gate signal node Q(n) of the n-th stage GOA unit and the low voltage Vss.
In addition, the n-th stage GOA unit further comprises: a pull-up circuit, a down-propagation circuit, a pull-down maintenance circuit, and a bootstrap capacitor for raising the voltage level. In the present embodiment, the bootstrap capacitor is specifically a capacitor C, and the pull-up circuit is specifically a TFT T21 whose gate is connected to the gate signal node Q(n) of the n-th stage GOA unit, and the source and the drain are respectively connected to the clock signal CK and the horizontal scan signal G(n) of the corresponding GOA unit of the current stage. The details of rest of the GOA unit will not be described here.
Wherein, the value of m is determined according to a number of clock signals CK required by the GOA circuit; for a GOA circuit requiring two clock signals, m is 1, as shown in
The problem of the prior art can be solved by employing a GOA circuit that can change the scanning order as shown in
When the display panel using the GOA circuit of
The first embodiment of the GOA circuit for display panel of the present invention optimizes the GOA circuit structure design, and adopts a GOA circuit capable of changing the scanning order to realize that the display panel can be cut into strip screens of any aspect ratio.
In the first embodiment of the present invention, it is necessary to introduce two additional TFTs in each stage of the GOA unit, which complicates the circuit design and takes up more space, and is unfavorable to realize narrow border design of the panel. Moreover, sometimes customers also have other specific demands on scanning directions, such as, scanning from bottom to top.
The second embodiment of the present invention provides a GOA circuit for display panel, which comprises: a plurality of cascaded GOA units, for natural numbers n and m, a pull-up control circuit of the n-th stage GOA unit responsible for outputting an n-th stage horizontal scan signal G(n) comprising: a first thin film transistor (TFT) T1 having a gate connected to an (n+m)th stage horizontal scan signal G(n+m), and a source and a drain respectively connected to a high voltage Vgh and a gate signal node Q(n) of the n-th stage GOA unit; a second TFT T2 having a gate in a floating state and reserved for welding pad for connecting a start signal SW, a source and a drain respectively connected to the high voltage Vgh and the gate signal node Q(n) of the n-th stage GOA unit;
a pull-down control circuit of the n-th stage GOA unit comprising: a third TFT T4 having a gate connected to the (n−m)th th stage horizontal scan signal G(n−m), and a source and a drain respectively connected to the n-th stage horizontal scan signal G(n) and a low voltage Vss; a fourth TFT having a gate connected to the (n−m)th th stage horizontal scan signal G(n−m), and a source and a drain respectively connected to the gate signal node Q(n) of the n-th stage GOA unit and the low voltage Vss.
In addition, the n-th stage GOA unit further comprises: a pull-up circuit, a down-propagation circuit, a pull-down maintenance circuit, and a bootstrap capacitor for raising the voltage level. In the present embodiment, the bootstrap capacitor is specifically a capacitor C, and the pull-up circuit is specifically a TFT T3 whose gate is connected to the gate signal node Q(n) of the n-th stage GOA unit, and the source and the drain are respectively connected to the clock signal CK and the horizontal scan signal G(n) of the corresponding GOA unit of the current stage. The details of rest of the GOA unit will not be described here.
Wherein, the value of m is determined according to a number of clock signals CK required by the GOA circuit; for a GOA circuit requiring two clock signals, m is 1, as shown in
In
When the display panel designed by the GOA circuit shown in
As shown in
The second embodiment of the GOA circuit for display panel of the present invention optimizes the GOA circuit structure design, and realizes that the display panel can be cut into strip screens of any aspect ratio, and only one TFT is added to realize a narrower border design.
Refer to
In summary, the GOA circuit for display panel of the present invention is suitable for the design of the peripheral driving circuit of the display panel, and the design problem of the start signal input encountered when the display panel of the GOA architecture is cut into a strip screen is solved, so that the display panel can be cut into strip screens of any aspect ratio.
It should be noted that in the present disclosure the terms, such as, first, second are only for distinguishing an entity or operation from another entity or operation, and does not imply any specific relation or order between the entities or operations. Also, the terms “comprises”, “include”, and other similar variations, do not exclude the inclusion of other non-listed elements. Without further restrictions, the expression “comprises a . . . ” does not exclude other identical elements from presence besides the listed elements.
Embodiments of the present invention have been described, but not intending to impose any unduly constraint to the appended claims. Any modification of equivalent structure or equivalent process made according to the disclosure and drawings of the present invention, or any application thereof, directly or indirectly, to other related fields of technique, is considered encompassed in the scope of protection defined by the claims of the present invention.
Number | Date | Country | Kind |
---|---|---|---|
201810854564.X | Jul 2018 | CN | national |
Filing Document | Filing Date | Country | Kind |
---|---|---|---|
PCT/CN2018/107762 | 9/26/2018 | WO | 00 |