This application is a U.S. National Phase of International PCT Application No. PCT/CN2019/107262 filed Sep. 23, 2019, which claims the benefit of Chinese Patent Application Serial No. 201910767691.0 filed Aug. 20, 2019, the contents of each application are incorporated herein by reference in their entirety.
The present disclosure relates to the field of display technologies, and in particular to a GOA display panel.
A gate driver on array (GOA) technology is a technique of directly fabricating gate driver ICs on an array substrate instead of a driver chip fabricated from an external silicon chip. The GOA circuit can be directly disposed on a periphery of a panel to reduce production processes, thereby facilitating a design of a narrow bezel on a side of the GOA circuit of a display screen, and also reducing a production cost, so that it is widely used and researched.
In response to consumer demand, large-size and high-resolution displays with a super narrow bezel (SNB) design have become a market trend. Moreover, assembled display screens are inevitable for a design of the narrow bezel. However, as a resolution becomes higher and a pixel size is reduced, a space between GOA layouts becomes larger. Therefore, how to implement a narrow bezel becomes a problem that must be solved.
Please refer to
Accordingly, it is necessary to provide a GOA display panel to solve the problems in the prior art.
In order to solve the above problems of the prior art, an object of the present disclosure is to provide a GOA display panel. By changing a circuit layout, a cascade GOA circuit group of a GOA circuit is changed from a bezel area to a display area of the display panel, so that the display panel has a very narrow bezel design on both sides.
In order to achieve the above object, the present disclosure provides a gate driver on array (GOA) display panel, including a display area, a bezel area, a plurality of pixel units, and a GOA circuit. The plurality of pixel units are disposed in the display area in an array. The GOA circuit includes a GOA unit group and a trace group. The GOA unit group includes a plurality of cascaded GOA units and is disposed in the display area. The GOA unit group is disposed along an extending direction of a long side of the GOA display panel. The trace group is electrically connected to the GOA unit group and is disposed in the bezel area. The trace group includes a GOA bus and a common electrode line, the trace group is disposed along an extending direction of a short side of the GOA display panel, and the long side is adjacent to the short side.
In one preferable embodiment of the present disclosure, each of the GOA units includes a pull-up control circuit, a pull-up circuit, a down transfer circuit, a pull-down circuit, a pull-down holding circuit, and a bootstrap capacitor.
In one preferable embodiment of the present disclosure, a width of the trace group is equal to a distance from a side of the trace group that is in contact with the display area to an edge of the short side of the GOA display panel.
In one preferable embodiment of the present disclosure, the width of the trace group is less than or equal to 1.2 micrometers.
In one preferable embodiment of the present disclosure, the GOA display panel includes two trace groups respectively disposed on opposite sides of the display area, and the two trace groups are respectively adjacent to edges of two short sides of the GOA display panel.
In one preferable embodiment of the present disclosure, the GOA display panel includes two GOA unit groups, and one of the two GOA unit groups is adjacent to an edge of the display area.
In one preferable embodiment of the present disclosure, another one of the two GOA unit groups is disposed between adjacent rows of the pixel units.
The present disclosure also provides a gate driver on array (GOA) display panel, including a display area, a bezel area, a plurality of pixel units, and a GOA circuit. The plurality of pixel units are disposed in the display area in an array. The GOA circuit includes a GOA unit group and a trace group. The GOA unit group is disposed in the display area. The trace group is electrically connected to the GOA unit group and is disposed in the bezel area. The trace group includes a GOA bus and a common electrode line.
In one preferable embodiment of the present disclosure, the GOA unit group is disposed along an extending direction of a long side of the GOA display panel.
In one preferable embodiment of the present disclosure, the trace group is disposed along an extending direction of a short side of the GOA display panel, and the long side is adjacent to the short side.
In one preferable embodiment of the present disclosure, the GOA unit group includes a plurality of cascaded GOA units.
In one preferable embodiment of the present disclosure, each of the GOA units includes a pull-up control circuit, a pull-up circuit, a down transfer circuit, a pull-down circuit, a pull-down holding circuit, and a bootstrap capacitor.
In one preferable embodiment of the present disclosure, a width of the trace group is equal to a distance from a side of the trace group that is in contact with the display area to an edge of the short side of the GOA display panel.
In one preferable embodiment of the present disclosure, the width of the trace group is less than or equal to 1.2 micrometers.
In one preferable embodiment of the present disclosure, the GOA display panel includes two trace groups respectively disposed on opposite sides of the display area, and the two trace groups are respectively adjacent to edges of two short sides of the GOA display panel.
In one preferable embodiment of the present disclosure, the GOA display panel includes two GOA unit groups, and one of the two GOA unit groups is adjacent to an edge of the display area.
In one preferable embodiment of the present disclosure, another one of the two GOA unit groups is disposed between adjacent rows of the pixel units.
In comparison to prior art, the present disclosure achieves a super narrow bezel design by arranging the cascaded GOA unit group of the GOA circuit within the display area of the GOA display panel. Furthermore, by setting the trace group of the GOA circuit in the bezel area to be separated from data lines of pixel units, the data lines do not overlap with the GOA bus in a longitudinal direction. Thus, it is possible to avoid problems that the pixel units are insufficiently charged or an image is displayed uneven due to a large RC loading is generated when signals are transmitted on the data lines and the GOA bus.
The structure and the technical means adopted by the present disclosure to achieve the above and other objects can be best understood by referring to the following detailed description of the preferred embodiments and the accompanying drawings.
Please refer to
As shown in
As shown in
As shown in
Please refer to
As shown in
As shown in
In summary, the present disclosure achieves a super narrow bezel design by arranging the cascaded GOA unit group of the GOA circuit within the display area of the GOA display panel. Furthermore, by setting, the trace group of the GOA circuit in the bezel area to be separated from data lines of pixel units, the data lines do not overlap with the GOA bus in a longitudinal direction (Y direction). Thus, it is possible to avoid problems that the pixel units are insufficiently charged or an image is displayed uneven due to a large RC loading is generated when signals are transmitted on the data lines and the GOA bus. Moreover, due to a consistency a layout design of the GOA bus, a uniformity of the RC load generated by the GOA bus can be ensured. In addition, the GOA display panel of the present disclosure does not require an existing manufacturing process or an additional metal layer, thereby reducing production costs.
The above descriptions are merely preferable embodiments of the present disclosure, and are not intended to limit the scope of the present disclosure. Any modification or replacement made by those skilled in the art without departing from the spirit and principle of the present disclosure should fall within the protection scope of the present disclosure.
Number | Date | Country | Kind |
---|---|---|---|
201910767691.0 | Aug 2019 | CN | national |
Filing Document | Filing Date | Country | Kind |
---|---|---|---|
PCT/CN2019/107262 | 9/23/2019 | WO | 00 |
Publishing Document | Publishing Date | Country | Kind |
---|---|---|---|
WO2021/031280 | 2/25/2021 | WO | A |
Number | Name | Date | Kind |
---|---|---|---|
20150060682 | Weisfield et al. | Mar 2015 | A1 |
20150301415 | Sawada | Oct 2015 | A1 |
20160005372 | Yu | Jan 2016 | A1 |
20170117341 | Chen et al. | Apr 2017 | A1 |
20190189232 | Wang | Jun 2019 | A1 |
20190285930 | Chen et al. | Sep 2019 | A1 |
Number | Date | Country |
---|---|---|
105139806 | Dec 2015 | CN |
108492789 | Sep 2018 | CN |
109817177 | May 2019 | CN |
110047450 | Jul 2019 | CN |
110136663 | Aug 2019 | CN |
Number | Date | Country | |
---|---|---|---|
20210366336 A1 | Nov 2021 | US |