The present application claims the priority of Chinese patent application CN 201610793464.1, entitled “GOA drive unit and drive circuit” and filed on Aug. 31, 2016, the entirety of which is incorporated herein by reference.
The present disclosure relates to the field of liquid crystal displays, and in particular, to a GOA drive unit and drive circuit.
A drive circuit of a conventional liquid crystal display device is generally in the form of an externally attached integrated circuit module, such as the commonly used tape automated bonding (TAB) package structure. However, with the development of low temperature poly silicon (LTPS) semiconductor thin-film transistors that have ultrahigh carrier mobility, the integrated circuit technology based on panel peripherals gradually becomes a focus of researches. A typical application in this respect is the gate driver on array (GOA) technology.
A GOA drive circuit uses a liquid crystal display array process to manufacture a gate scanning drive signal circuit on an array substrate, so as to drive scanning on pixel units gate by gate. The GOA drive circuit can reduce soldering operations for connecting an external integrated circuit and improve integration, and can also improve productivity and reduce production costs, and therefore is a preferred choice for small- and medium-sized liquid crystal display products (such as mobile phones and PDAs). In addition, with increasing acceleration of a smart-up process of mobile phones, corresponding technical support is required for the touch control technology applied to small- and medium-sized liquid crystal display devices. Therefore, more requirements are imposed on drive circuits.
The GOA drive circuit in the prior art has the following problems. On the one hand, parameters of a transistor are greatly distributed, and performance of the transistor may be affected after long-time working, further causing changes of the parameters. As a result, voltages on some critical circuit nodes in the drive circuit may change. This may cause a failure of a designed time sequence and function in a severe case, and further cause a failure of the entire GOA drive circuit. On the other hand, in a process of manufacturing the GOA drive circuit, faults, such as short circuits or open circuits, easily occur due to reasons such as a large quantity of circuit poles or a large quantity of transistors. In addition, repair difficulty is high. As a result, once such a fault occurs, a liquid crystal panel becomes a defective product, severely affecting a yield rate of liquid crystal panels.
One of the technical problems to be solved by the present disclosure is to provide an improved GOA drive circuit, so as to stabilize a voltage of a critical circuit node and prevent a failure caused by a parameter change of a component.
In order to solve the above technical problem, an embodiment of the present application first provides a GOA drive unit, which includes a pull-up part, a pull-up control part, a key pull-down part, a pull-down holding part, and a boost capacitor. The pull-down holding part includes a mirrored circuit structure connected through a source and a drain that are of a bridge transistor. The mirrored circuit structure includes: a first pull-down transistor and a second pull-down transistor that are configured to maintain a low voltage at a control signal input end of the pull-up part, a third pull-down transistor and a fourth pull-down transistor that are configured to maintain a low voltage at a gate scanning signal output end of the pull-up part, a fifth pull-down transistor that is configured to maintain a low voltage at gate electrodes of the first pull-down transistor and the third pull-down transistor, and a sixth pull-down transistor that is configured to maintain a low voltage at gate electrodes of the second pull-down transistor and the fourth pull-down transistor. A drain of the fifth pull-down transistor is coupled with the gate electrodes of the first pull-down transistor and the third pull-down transistor, a drain of the sixth pull-down transistor is coupled with the gate electrodes of the second pull-down transistor and the fourth pull-down transistor, and gate electrodes of the fifth pull-down transistor and the sixth pull-down transistor are coupled together at the control signal input end of the pull-up part. Sources of all the pull-down transistors are coupled at a first pull-down voltage.
Preferably, the sources of the fifth pull-down transistor and the sixth pull-down transistor are coupled at a second pull-down voltage. The second pull-down voltage is less than the first pull-down voltage.
Preferably, drains of the first pull-down transistor and the second pull-down transistor are coupled together at the control signal input end of the pull-up part, and drains of the third pull-down transistor and the fourth pull-down transistor are coupled together at the gate scanning signal output end of the pull-up part.
Preferably, the mirrored circuit structure further includes a first alternate control circuit and a second alternate control circuit that are mirrored. The first alternate control circuit includes: a seventh transistor, where a gate electrode and a drain of the seventh transistor are coupled together and are configured to receive a first alternate control signal; an eighth transistor, where a gate electrode and a drain of the eighth transistor are coupled with a source and the drain of the seventh transistor respectively; a ninth transistor, where a drain and a source of the ninth transistor are coupled with the drain and a source of the eighth transistor respectively, and a gate electrode of the ninth transistor is configured to receive a second alternate control signal; and a tenth transistor, where a drain of the tenth transistor is coupled with the gate electrode of the eighth transistor, and a gate electrode and a source of the tenth transistor are coupled with a gate electrode and a source of the fifth pull-down transistor respectively. The second alternate control circuit has a mirrored structure of the first alternate control circuit, and input ends of a first alternate control signal and a second alternate control signal of the second alternate control circuit are interchanged. The first alternate control signal and the second alternate control signal are high and low alternately.
Preferably, a frequency of the alternate control signal is less than a frequency of a scanning clock signal of the GOA drive unit.
Preferably, a download element is further included. The download element includes a download transistor. A gate electrode of the download transistor is coupled with the control signal input end of the pull-up part. A drain of the download transistor is coupled with a clock signal input end of the pull-up part. A source of the download transistor generates a download signal that acts on a next-level GOA drive unit.
In another aspect, a GOA drive circuit is further provided. The GOA drive circuit formed by the foregoing GOA drive unit by cascading inputs, into each GOA drive unit by means of interlacing, two scanning clock signals that have an equal frequency and reverse phases.
An embodiment of the present application further provides another GOA drive unit, such as the foregoing GOA drive unit, excluding the bridge transistor.
Preferably, a download element is further included. The download element includes a download transistor. A gate electrode of the download transistor is coupled with the control signal input end of the pull-up part. A drain of the download transistor is coupled with a clock signal input end of the pull-up part. A source of the download transistor is configured to generate a download signal that acts on a next-level GOA drive unit.
In another aspect, another GOA drive circuit is further provided. The GOA drive circuit formed by the foregoing GOA drive unit by cascading inputs, into each GOA drive unit by means of interlacing, two scanning clock signals that have an equal frequency and reverse phases.
Compared with the prior art, one or more embodiments in the above solutions have the following advantages or beneficial effects.
By optimizing the circuit structure of the GOA drive unit, the voltage of the critical circuit node in the circuit can be reliably stabilized, whereby the signal output capability of the circuit can be improved. In addition, the GOA drive unit has a specific self-repair capability. This can further improve a GOA panel yield rate and GOA panel display quality.
Other advantages, objectives, and features of the present disclosure will be further explained in the following description to some extent, and will become self-evident to persons skilled in the art to some extent based on study and research on the following context, or enlightenment can be obtained from practices of the present disclosure. The objectives and advantages of the present disclosure will be achieved through the structure specifically pointed out in the following description, claims, and the accompanying drawings.
The drawings are provided for further understanding of the technical solutions of the present application or the prior art, and constitute one part of the description. The drawings illustrating the embodiments of the present application serve to explain the technical solutions of the present application in conjunction with the embodiments of the present application, rather than to limit the technical solutions of the present application in any manner. In the drawings:
The following describes the implementation manners of the present disclosure in detail in conjunction with the accompanying drawings and embodiments, so that one can fully understand the implementation process in the present disclosure of solving a technical problem using technical means and achieving corresponding technical effects, thereby implementing the present disclosure. As long as there is no conflict, the embodiments of the present application as well as the respective features in the embodiments may be combined with one another, and the formed technical solutions fall within the protection scope of the present disclosure.
A GOA drive circuit in the prior art generally includes multiple GOA drive units that are cascaded. Each level of GOA drive unit correspondingly drives a respective level of horizontal gate scanning line.
The pull-down holding part 150 is a circuit that has a mirrored structure. When a transistor is imposed to an effect of DC signals for a long time, a DC stress is generated, and performance of the transistor is affected, causing a failure of the transistor. The mirrored circuit can reduce an impact of the DC stress caused by the effect of the DC signals. However, critical circuit nodes P (N) and K (N) in the mirrored circuit are subject to a problem of voltage instability (which is described in detail below). This may cause a failure of the circuit. The present disclosure provides a GOA drive unit improved based on the foregoing basic structure, and the drive unit has a self-repair capability. Detailed descriptions are provided below in conjunction with specific embodiments.
Specifically, the pull-up control part 210 is mainly configured to control a start time of the pull-up part 220, to implement scanning on a liquid crystal panel gate by gate. The pull-up control part 210 may be formed by a pull-up control transistor T11. It can be seen from
In the prior art (as shown in
In this embodiment of the present disclosure, the download element 260 is added. As shown in
Under an effect of the download signal ST (N−1) and the gate scanning output signal G (N−1) that are generated by the preceding-level drive unit, the pull-up control part 210 generates a scanning control signal Q (N). The scanning control signal Q (N) is responsible for a correct working time sequence of the entire GOA drive unit. When gate scanning proceeds to the Nth level, Q (N) is a high level and may be used to start the pull-up part 220 to output a gate scanning signal. When the Nth level is in a non-gate scanning state, it needs to be ensured that Q (N) is a reliable low level, so that the pull-up part 220 generates no output. Therefore, in design of the GOA drive unit and the drive circuit, it must be ensured that a time sequence of Q (N) is correct.
The pull-up part 220 is mainly responsible for outputting a scanning clock signal as a gate scanning signal at a gate electrode. As shown in
In addition, 230 in
The key pull-down part 240 is configured to pull a potential at the source of the pull-up transistor T21 and the potential at the gate electrode of the pull-up transistor T21 down to a low potential, that is, disable the gate scanning signal G (N). As shown in
After the next-level gate scanning signal G (N+1) returns to a low level, a low level cannot be held at G (N) and Q (N). Therefore, in the GOA drive unit, the pull-down holding part 250 is applied to maintain G (N) and Q (N) in a disabled state (that is, a negative potential).
As shown in
As shown in
Further, as shown in
A first alternate control circuit and a second alternate control circuit coordinate alternate working of the two mirrored circuit structures. As shown in
The second alternate control circuit has a mirrored structure of the first alternate control circuit, and details are not repeatedly described herein. Input ends of a first alternate control signal and a second alternate control signal of the second alternate control circuit are interchanged, as shown in
The first alternate control signal LC1 and the second alternate control signal LC2 are high and low alternately, to control the alternate working of the mirrored circuit structures. The foregoing working process is described below in conjunction with a working time sequence diagram in
STV is a gate scanning trigger signal of the GOA drive circuit and acts on a first-level drive unit of the GOA drive circuit. In a high level period of a specific CK clock signal, the (N−1)th-level drive unit outputs the valid gate scanning signal G (N−1) and the download signal ST (N−1). The pull-up control transistor T11 of the Nth-level drive unit starts, and the scanning control signal Q (N) reaches a first voltage value. The first voltage value can start the pull-up transistor T21 and the download transistor T22 of the Nth-level drive unit.
After T21 and T22 start, when a high level of the XCK clock signal is reached, the gate scanning signal G (N) and the download signal ST (N) output the high level of XCK at the same time. At the same time when performing gate scanning on pixels at the Nth gate, the pull-up control transistor of the (N+1)th-level drive unit receives the high level of G (N) and ST (N). After the gate scanning signal G (N+1) at the next gate becomes a high level, the pull-down transistors T31 and T41 of the Nth-level drive unit start, and G (N) and Q (N) are further pulled down to a low level, so as to disable the scanning on the pixels at the Nth gate. After G (N+1) returns to a low level, the low level of G (N) and Q (N) is held by the pull-down holding part 250.
When Q (N) is a high level, the pull-down holding part 250 does not start any pull-down transistors (T42, T43, T32, and T33), so as to ensure normal scanning of the drive unit. When Q (N) is the low level, the mirrored circuit structure on one side starts to maintain the low level of G (N) and Q (N).
The pull-down holding part 150 in the prior art is shown in
On the other side, under an effect of LC1 and LC2, T64 starts. After T64 starts, a potential of the K (N) point is pulled down, and therefore T55 starts. In a case in which T53, T55, and T64 all start, potentials of P (N) and K (N) are divided voltages of an on resistance of the three transistors T53, T55, and T64 when a voltage difference is LC1−LC2, and a potential of the P (N) point is higher than a potential of the K (N) point. Therefore, the potentials of P (N) and K (N) are not necessarily at a best disabled-state voltage at T42 and T32 as well as T43 and T33. As a result, a leakage current of T42 and T32 or of T43 and T33 is relatively large. In a severe case, T42 and T32 may start, so that a maintaining capability of Q (N) is insufficient, thereby affecting an output signal. Especially for a GOA drive circuit with a large-sized panel, to reduce a load on the drive circuit, transmission of a 1-to-3 or 1-to-4 signal or the like may be designed. This requires that the Q (N) point maintain an enabled state for a time ranging from 3 to 4 gates, and there is a higher requirement on a maintaining capability of the Q (N) point.
The pull-down holding part 250 in this embodiment of the present disclosure solves the foregoing problem. As shown in
In this embodiment of the present disclosure, the P (N) point and the K (N) point are pulled down to a same low potential. Therefore, the pull-down potential may be designed as the best disabled-state voltage of T42 and T32 as well as T43 and T33, thereby reducing the leakage current thereof to a maximum extent and ensuring the potential maintaining capability of the Q (N) point thereof.
In another embodiment, sources of the pull-down transistors T56 and T66 may be coupled at a second pull-down voltage that is different from the first pull-down voltage, as shown in
The GOA drive unit in this embodiment of the present disclosure has a relatively strong self-repair capability. Specific manifestation lies in that, when the bridge transistor T55 undergoes an open circuit or a short circuit, the drive unit can still work properly to complete a designed function. Description is made below in conjunction with
On the other side, T66 is disabled, and T64 is still in an enabled state. Therefore, a voltage of the K (N) point still retains at a low level after adjustment, that is, T32 and T33 are still in a disabled non-working state. It can be seen that, when the bridge transistor T55 undergoes the open circuit, the drive unit in this embodiment can still work properly, that is, has a self-repair capability.
Further, the circuit shown in
According to the GOA drive unit in this embodiment of the present disclosure, by optimizing the circuit structure of the GOA drive unit, the voltage of the critical circuit node in a circuit can be reliably stabilized, whereby the signal output capability of the circuit can be improved. In addition, the GOA drive unit has a specific self-repair capability. This can further improve a GOA panel yield rate and GOA panel display quality.
Although the embodiments disclosed by the present disclosure are described above, the described contents are merely embodiments to help better understand the present disclosure instead of limiting the present disclosure. Persons skilled in the art of the present disclosure may make various modifications and variants to the implementation manners and details, without departing from the spirit and scope of the present disclosure. The scope of the present disclosure should be subject to the scope defined in the claims.
Number | Date | Country | Kind |
---|---|---|---|
2016 1 0793464 | Aug 2016 | CN | national |
Filing Document | Filing Date | Country | Kind |
---|---|---|---|
PCT/CN2016/107603 | 11/29/2016 | WO | 00 |
Publishing Document | Publishing Date | Country | Kind |
---|---|---|---|
WO2018/040322 | 3/8/2018 | WO | A |
Number | Name | Date | Kind |
---|---|---|---|
6845140 | Moon | Jan 2005 | B2 |
7283603 | Chien | Oct 2007 | B1 |
7310402 | Wei | Dec 2007 | B2 |
7590214 | Liu | Sep 2009 | B2 |
7949086 | Tsai | May 2011 | B2 |
8019039 | Tsai | Sep 2011 | B1 |
8098792 | Hsu | Jan 2012 | B2 |
8331524 | Hsu | Dec 2012 | B2 |
8395612 | Liu | Mar 2013 | B2 |
8396183 | Yang | Mar 2013 | B2 |
8503601 | Wang | Aug 2013 | B2 |
8971479 | Chang | Mar 2015 | B2 |
9105347 | Su | Aug 2015 | B2 |
9383841 | Lin | Jul 2016 | B2 |
9407260 | Xiao | Aug 2016 | B2 |
9483992 | Xiao | Nov 2016 | B2 |
9552788 | Xiao | Jan 2017 | B2 |
9576524 | Kim | Feb 2017 | B2 |
9793005 | Xiao | Oct 2017 | B2 |
20030189542 | Lee | Oct 2003 | A1 |
20030210220 | Hebiguchi | Nov 2003 | A1 |
20060017685 | Tseng | Jan 2006 | A1 |
20060284815 | Kwon | Dec 2006 | A1 |
20070035505 | Lin et al. | Feb 2007 | A1 |
20080056431 | Chien | Mar 2008 | A1 |
20110150169 | Lin et al. | Jun 2011 | A1 |
20140168044 | Hu et al. | Jun 2014 | A1 |
20160260405 | Dai | Sep 2016 | A1 |
20160275895 | Dai | Sep 2016 | A1 |
20160284304 | Dai | Sep 2016 | A1 |
20160343332 | Cao | Nov 2016 | A1 |
20160343334 | Hao | Nov 2016 | A1 |
Entry |
---|
International Search Report dated Jun. 6, 2017, from related international application No. PCT/CN2016/107603. |
Office Action dated Mar. 7, 2018 from related Chinese patent application No. 201610796434.1. |
Number | Date | Country | |
---|---|---|---|
20180190223 A1 | Jul 2018 | US |