This application claims the priority benefit of Taiwan application serial no. 111141532, filed on Nov. 1, 2022. The entirety of the above-mentioned patent application is hereby incorporated by reference herein and made a part of this specification.
The invention relates to a connector structure, and more particularly, to a gold finger connector and a memory storage device.
Some types of memory storage devices are equipped with a gold finger connector to communicate with a host system via the pins on the gold finger connector. However, the pins on the gold finger connector are very close to each other and readily interfere with each other during signal transmission.
The invention provides a gold finger connector and a memory storage device that may suppress the electrical interference between a portion of the pins on the gold finger connector.
An embodiment of the invention provides a gold finger connector including a connector body, a pin carrier, a plurality of first pins, a plurality of second pins, and at least one signal shielding structure. The pin carrier is protruded out of the connector body. The plurality of first pins are disposed on a first surface of the pin carrier. The plurality of second pins are disposed on the first surface and at least partially staggered with the plurality of first pins. The at least one signal shielding structure is disposed on the pin carrier and configured to conduct at least one target pin in the plurality of second pins to at least one ground layer.
An exemplary embodiment of the invention further provides a memory storage device including a gold finger connector, a rewritable non-volatile memory module, and a memory control circuit unit. The memory control circuit unit is coupled to the gold finger connector and the rewritable non-volatile memory module. The gold finger connector includes: a connector body, a pin carrier, a plurality of first pins, a plurality of second pins, and at least one signal shielding structure. The pin carrier is protruded out of the connector body. The plurality of first pins are disposed on a first surface of the pin carrier. The plurality of second pins are disposed on the first surface and at least partially staggered with the plurality of first pins. The at least one signal shielding structure is disposed on the pin carrier and configured to conduct at least one target pin in the plurality of second pins to at least one ground layer.
Based on the above, the plurality of pins may be disposed on the pin carrier of the gold finger connector protruding out of the connector body. In particular, by further disposing the signal shielding structure on the pin carrier to conduct the at least one target pin in the pins and the at least one ground layer, the electrical interference between a portion of the pins on the gold finger connector may be effectively suppressed.
Referring to
The pin carrier 12 is protruded out of the connector body 11. Thereby, the pin carrier 12 is adapted to be inserted into a matching socket in a host system (not shown) to communicate with the host system via the socket. In addition, the shape of the pin carrier 12 may be adjusted according to practical requirements, which is not limited in the invention.
The pin group 13 is disposed on a surface (also referred to as the first surface) 101 of the pin carrier 12. The pin group 13 includes a plurality of pins. The material of the pins may be metal or any conductive material. In addition, the pins in the pin group 13 may be disposed side by side on the surface 101, as shown in
In an exemplary embodiment, after a surface (also referred to as the second surface) 102 of the pin carrier 12 is inserted as the leading edge into a matching socket in the host system, at least a portion of the pins in the pin group 13 may be electrically connected to at least a portion of the pins in the socket. In this state, the pins electrically connected to each other may be configured to transmit a signal between the connected host system and the connector body 11. It should be noted that the total number and configuration of the pins in the pin group 13 may be adjusted according to practical requirements, which are not limited in the invention.
Referring to
In an exemplary embodiment, the pins 21(1) to 21(8) are configured to transmit a data signal. For example, the pins 21(1) to 21(8) may be electrically connected to the control chip in the connector body 11 and/or various electronic circuits configured to perform signal processing. After the pin carrier 12 is inserted into a matching socket in the host system, at least one of the pins 21(1) to 21(8) may be configured to transmit a data signal to the host system or receive a data signal from the host system. In an embodiment, the data signal may carry the bit data that the host system is to store to the memory storage device and/or the bit data that the host system reads from the memory storage device. In an exemplary embodiment, the pins 21(1) to 21(8) are also referred to as data pins.
In an exemplary embodiment, the pins 22(1) to 22(9) are configured to provide a reference ground voltage. For example, the pins 22(1) to 22(9) may be electrically connected to the connector body 11 and one or a plurality of ground layers in the circuit board inside the pin carrier 12. In an exemplary embodiment, after the pin carrier 12 is inserted into a matching socket in the host system, at least one of the pins 22(1) to 22(9) may be configured to provide the reference ground voltage to the host system or receive the reference ground voltage from the host system. In an exemplary embodiment, the pins 22(1) to 22(9) are also referred to as ground pins.
Conventionally, the pins 21(1) to 21(8) are prone to electrical interference due to the proximity of each other. This electrical interference may significantly affect the signal quality of the transmitted data signal. However, in an exemplary embodiment, by additionally disposing at least one signal shielding structure on the pin carrier 12, the electrical interference between the pins 21(1) to 21(8) may be suppressed. In particular, the signal shielding structure may be disposed on the pin carrier 12 and configured to conduct at least one pin (also referred to as a target pin) in the pins 22(1) to 22(9) and at least one ground layer below the target pin.
Referring to
In an embodiment, assuming that the target pin includes the pin 22(2) (also referred to as the second target pin), the signal shielding structure may be accommodated inside at least one of the vias 32(1) to 32(3). For example, the signal shielding structure may be formed by plating metal inside at least one of the vias 32(1) to 32(3). The vias 32(1) to 32(3) may all be disposed below the pin 22(2). For example, the via 32(1) may penetrate the ground layers 302 and 303 below the pin 22(2) and the dielectric layer between the ground layers 302 and 303 to conduct the ground layers 302 and 303 below the pin 22(2). Moreover, the vias 32(2) and 32(3) may penetrate the pin 22(2), the ground layers 301 and 302 below the pin 22(2), the dielectric layer between the first surface and the ground layer 301, and the dielectric layer between the ground layers 301 and 302. Thereby, the signal shielding structure in the vias 32(2) and 32(3) may conduct the pin 22(2) and the ground layers 301 and 302 below the pin 22(2).
It should be noted that the total number and configuration positions of the vias 31(1) to 31(5) and 32(1) to 32(3) in the exemplary embodiment of
Referring to
It should be noted that, in the exemplary embodiment of
In an exemplary embodiment, the signal shielding structure is disposed below the target pin, which may be regarded as being located in the vertical projection range below the target pin. The vertical projection range is also referred to as the projection range in the direction of the normal vector. Taking
In an exemplary embodiment, the configuration region of the signal shielding structure may not occupy the vertical projection range below the first pin. Such restrictions may be applied to the vias 31(1) to 31(5) and 32(1) to 32(3) of
In an exemplary embodiment, the gold finger connector 10 of
Referring to
The connection interface unit 501 is configured to couple the memory storage device 50 to a host system 51. For example, the connection interface unit 501 may include the gold finger connector 10 of
The memory control circuit unit 502 is coupled to the connection interface unit 501 and the rewritable non-volatile memory module 503. The memory control circuit unit 502 is configured to execute a plurality of logic gates or control commands implemented in a hardware form or in a firmware form. The memory control circuit unit 502 also performs operations such as writing, reading, and erasing data in the rewritable non-volatile memory storage module 503 according to the commands of the host system 51. In an exemplary embodiment, the memory control circuit unit 502 may include a flash memory controller.
The rewritable non-volatile memory module 503 is configured to store the data written by the host system 51. For example, the rewritable non-volatile memory module 503 may include a single-level cell (SLC) NAND-type flash memory module (that is, a flash memory module that may store 1 bit in one memory cell), a multi-level cell (MLC) NAND-type flash memory module (that is, a flash memory module that may store 2 bits in one memory cell), a triple-level cell (TLC) NAND-type flash memory module (i.e., a flash memory module that may store 3 bits in one memory cell), a quad-level cell (QLC) NAND-type flash memory module (that is, a flash memory module that may store 4 bits in one memory cell), other flash memory modules, or other memory modules having the same or similar characteristics.
Based on the above, by disposing the signal shielding structure on the pin carrier of the gold finger connector to conduct specific pins and the at least one ground layer, electrical interference between a portion of the pins on the pin carrier may be effectively suppressed.
Although the disclosure has been disclosed by the above embodiments, they are not intended to limit the disclosure. It is apparent to one of ordinary skill in the art that modifications and variations to the disclosure may be made without departing from the spirit and scope of the disclosure. Accordingly, the protection scope of the disclosure will be defined by the appended claims.
Number | Date | Country | Kind |
---|---|---|---|
111141532 | Nov 2022 | TW | national |