The present disclosure generally relates to the field of electronics. More particularly, an embodiment relates to a gold finger design for differential edge cards.
Card edge connectors are widely used in high speed Input/Output (I/O) applications, such as Peripheral Component Interconnect express (PCIe) devices. The connector performance can significantly impact the I/O channel performance.
The detailed description is provided with reference to the accompanying figures. In the figures, the left-most digit(s) of a reference number identifies the figure in which the reference number first appears. The use of the same reference numbers in different figures indicates similar or identical items.
In the following description, numerous specific details are set forth in order to provide a thorough understanding of various embodiments. However, various embodiments may be practiced without the specific details. In other instances, well-known methods, procedures, components, and circuits have not been described in detail so as not to obscure the particular embodiments. Further, various aspects of embodiments may be performed using various means, such as integrated semiconductor circuits (“hardware”), computer-readable instructions organized into one or more programs (“software”), or some combination of hardware and software. For the purposes of this disclosure reference to “logic” shall mean either hardware (such as logic circuitry or more generally circuitry or circuit), software, firmware, or some combination thereof.
As mentioned above, the connector performance can significantly impact the I/O channel performance. To this end, some embodiments relate to a gold finger design for differential edge cards. As discussed herein, a “gold finger” generally refers to a conductive metal that has been gold-plated for improved electrical conductivity and/or mechanical longevity in situations where two metal contacts are removably coupled. In one embodiment, a signal finger comprises a first portion to communicate electrical signals between a signal pin of a card connector and a card; and a second portion to provide a mechanical wiping surface for the signal pin.
Further, one or more embodiments enhance performance beyond 16 Giga Hertz (GHz) and are capable supporting high speed I/O links beyond 100 giga bits per second (Gbps), e.g., with Pulse Amplitude Modulation 4-level (PAM4) signaling, where the component design has been challenging. As discussed herein, “PAM4” signaling generally refers to a multilevel signal modulation format used to transmit signals.
Moreover, an electrical “stub” is generally an unnecessary/unused portion of a connector, which extends further than necessary for its intended purpose and operation discussed above (e.g., surface contamination removal). Stubs may lead to signal reflections as well as disturbances of capacity, inductivity, and/or impedance values. Such unwanted characteristics can become critical with increasing propagation speeds.
Additionally, a ground via coupling to the ground pin 104 can impact the connector pin performance. Accordingly, at least one embodiment utilizes double ground vias 206 for high-speed connectors. As shown in
Some edge card designs (such as shown in
Ground vias 306 are placed to electrically connect the ground gold finger/pad 308 and mechanical pads 304, which turns the lower section of gold fingers 304 operationally into a ground bar. Since the vias 306 are placed between two gold fingers, the connector pin will not wipe over the via holes, so there is no need to plate over the vias 306 (e.g., saving costs).
As can be seen in
Accordingly, in at least one embodiment, the signal gold finger is separated/divided into two pieces, where one of the two pieces (e.g., the upper part) is used for an electrical connection, while the other piece (e.g., the lower part) is used for mechanical wiping. Additionally, a ground via may be placed between the ground pad and lower part of the signal gold finger, which in turn converts the lower part to a ground pad. Such solutions allow for a significant reduction of the stub effect. Also, a double ground via for ground gold finger (e.g., double ground vias 206 of
One or more components discussed with reference to
As illustrated in
The I/O interface 540 may be coupled to one or more I/O devices 570, e.g., via an interconnect and/or bus such as discussed herein with reference to other figures. I/O device(s) 570 may include one or more of a keyboard, a mouse, a touchpad, a display, an image/video capture device (such as a camera or camcorder/video recorder), a touch screen, a speaker, or the like.
An embodiment of system 600 can include, or be incorporated within a server-based gaming platform, a game console, including a game and media console, a mobile gaming console, a handheld game console, or an online game console. In some embodiments system 600 is a mobile phone, smart phone, tablet computing device or mobile Internet device. Data processing system 600 can also include, couple with, or be integrated within a wearable device, such as a smart watch wearable device, smart eyewear device, augmented reality device, or virtual reality device. In some embodiments, data processing system 600 is a television or set top box device having one or more processors 602 and a graphical interface generated by one or more graphics processors 608.
In some embodiments, the one or more processors 602 each include one or more processor cores 607 to process instructions which, when executed, perform operations for system and user software. In some embodiments, each of the one or more processor cores 607 is configured to process a specific instruction set 609. In some embodiments, instruction set 609 may facilitate Complex Instruction Set Computing (CISC), Reduced Instruction Set Computing (RISC), or computing via a Very Long Instruction Word (VLIW). Multiple processor cores 607 may each process a different instruction set 609, which may include instructions to facilitate the emulation of other instruction sets. Processor core 607 may also include other processing devices, such a Digital Signal Processor (DSP).
In some embodiments, the processor 602 includes cache memory 604. Depending on the architecture, the processor 602 can have a single internal cache or multiple levels of internal cache. In some embodiments, the cache memory is shared among various components of the processor 602. In some embodiments, the processor 602 also uses an external cache (e.g., a Level-3 (L3) cache or Last Level Cache (LLC)) (not shown), which may be shared among processor cores 607 using known cache coherency techniques. A register file 606 is additionally included in processor 602 which may include different types of registers for storing different types of data (e.g., integer registers, floating point registers, status registers, and an instruction pointer register). Some registers may be general-purpose registers, while other registers may be specific to the design of the processor 602.
In some embodiments, processor 602 is coupled to a processor bus 610 to transmit communication signals such as address, data, or control signals between processor 602 and other components in system 600. In one embodiment the system 600 uses an exemplary ‘hub’ system architecture, including a memory controller hub 616 and an Input Output (I/O) controller hub 630. A memory controller hub 616 facilitates communication between a memory device and other components of system 600, while an I/O Controller Hub (ICH) 630 provides connections to I/O devices via a local I/O bus. In one embodiment, the logic of the memory controller hub 616 is integrated within the processor.
Memory device 620 can be a dynamic random access memory (DRAM) device, a static random access memory (SRAM) device, flash memory device, phase-change memory device, or some other memory device having suitable performance to serve as process memory. In one embodiment the memory device 620 can operate as system memory for the system 600, to store data 622 and instructions 621 for use when the one or more processors 602 executes an application or process. Memory controller hub 616 also couples with an optional external graphics processor 612, which may communicate with the one or more graphics processors 608 in processors 602 to perform graphics and media operations.
In some embodiments, ICH 630 enables peripherals to connect to memory device 620 and processor 602 via a high-speed I/O bus. The I/O peripherals include, but are not limited to, an audio controller 646, a firmware interface 628, a wireless transceiver 626 (e.g., Wi-Fi, Bluetooth), a data storage device 624 (e.g., hard disk drive, flash memory, etc.), and a legacy I/O controller 640 for coupling legacy (e.g., Personal System 2 (PS/2)) devices to the system. One or more Universal Serial Bus (USB) controllers 642 connect input devices, such as keyboard and mouse 644 combinations. A network controller 634 may also couple to ICH 630. In some embodiments, a high-performance network controller (not shown) couples to processor bus 610. It will be appreciated that the system 600 shown is exemplary and not limiting, as other types of data processing systems that are differently configured may also be used. For example, the I/O controller hub 630 may be integrated within the one or more processor 602, or the memory controller hub 616 and I/O controller hub 630 may be integrated into a discreet external graphics processor, such as the external graphics processor 612.
The internal cache units 704A to 704N and shared cache units 706 represent a cache memory hierarchy within the processor 700. The cache memory hierarchy may include at least one level of instruction and data cache within each processor core and one or more levels of shared mid-level cache, such as a Level 2 (L2), Level 3 (L3), Level 4 (L4), or other levels of cache, where the highest level of cache before external memory is classified as the LLC. In some embodiments, cache coherency logic maintains coherency between the various cache units 706 and 704A to 704N.
In some embodiments, processor 700 may also include a set of one or more bus controller units 716 and a system agent core 710. The one or more bus controller units 716 manage a set of peripheral buses, such as one or more Peripheral Component Interconnect buses (e.g., PCI, PCI Express). System agent core 710 provides management functionality for the various processor components. In some embodiments, system agent core 710 includes one or more integrated memory controllers 714 to manage access to various external memory devices (not shown).
In some embodiments, one or more of the processor cores 702A to 702N include support for simultaneous multi-threading. In such embodiment, the system agent core 710 includes components for coordinating and operating cores 702A to 702N during multi-threaded processing. System agent core 710 may additionally include a power control unit (PCU), which includes logic and components to regulate the power state of processor cores 702A to 702N and graphics processor 708.
In some embodiments, processor 700 additionally includes graphics processor 708 to execute graphics processing operations. In some embodiments, the graphics processor 708 couples with the set of shared cache units 706, and the system agent core 710, including the one or more integrated memory controllers 714. In some embodiments, a display controller 711 is coupled with the graphics processor 708 to drive graphics processor output to one or more coupled displays. In some embodiments, display controller 711 may be a separate module coupled with the graphics processor via at least one interconnect, or may be integrated within the graphics processor 708 or system agent core 710.
In some embodiments, a ring-based interconnect unit 712 is used to couple the internal components of the processor 700. However, an alternative interconnect unit may be used, such as a point-to-point interconnect, a switched interconnect, or other techniques, including techniques well known in the art. In some embodiments, graphics processor 708 couples with the ring interconnect 712 via an I/O link 713.
The exemplary I/O link 713 represents at least one of multiple varieties of I/O interconnects, including an on package I/O interconnect which facilitates communication between various processor components and a high-performance embedded memory module 718, such as an eDRAM (or embedded DRAM) module. In some embodiments, each of the processor cores 702 to 702N and graphics processor 708 use embedded memory modules 718 as a shared Last Level Cache.
In some embodiments, processor cores 702A to 702N are homogenous cores executing the same instruction set architecture. In another embodiment, processor cores 702A to 702N are heterogeneous in terms of instruction set architecture (ISA), where one or more of processor cores 702A to 702N execute a first instruction set, while at least one of the other cores executes a subset of the first instruction set or a different instruction set. In one embodiment processor cores 702A to 702N are heterogeneous in terms of microarchitecture, where one or more cores having a relatively higher power consumption couple with one or more power cores having a lower power consumption. Additionally, processor 700 can be implemented on one or more chips or as an SoC integrated circuit having the illustrated components, in addition to other components.
The following examples pertain to further embodiments. Example 1 includes a signal finger comprising: a first portion to communicate electrical signals between a signal pin of a card connector and a card; and a second portion to provide a mechanical wiping surface for the signal pin. Example 2 includes the signal finger of example 1, wherein the signal finger is coupled to an edge of the card. Example 3 includes the signal finger of example 1, wherein the first portion is gold plated. Example 4 includes the signal finger of example 1, wherein as the card is inserted into the card connector, the signal pin is mechanically wiped against the second portion of the signal finger to remove pin surface contamination.
Example 5 includes the signal finger of example 1, wherein as the card is inserted into the card connector, the signal pin is mechanically wiped against the second portion of the signal finger to remove pin surface contamination before the signal finger makes an electrical contact with the first portion of the signal finger. Example 6 includes the signal finger of example 1, wherein the second portion of the signal finger is electrically coupled to a ground gold finger. Example 7 includes the signal finger of example 1, wherein the second portion of the signal finger is electrically coupled to a ground gold finger through a ground via. Example 8 includes the signal finger of example 1, wherein the second portion of the signal finger is electrically coupled to a second portion of a second signal finger. Example 9 includes the signal finger of example 1, wherein the second portion of the signal finger is electrically coupled to a second portion of a second signal finger through a ground via. Example 10 includes the signal finger of example 9, wherein the second portion of the signal finger and the second portion of the second signal finger are to form a ground bar.
Example 11 includes the signal finger of example 1, wherein the second portion of the signal finger is electrically coupled to a ground finger through a first ground via, wherein the second portion of the signal finger is electrically coupled to a second portion of a second signal finger through a second ground via, wherein the ground finger, the second portion of the signal finger and the second portion of the second signal finger are to form a ground bar. Example 12 includes the signal finger of example 1, wherein the first portion and the second portion are electrically isolated. Example 13 includes the signal finger of example 1, wherein the second portion of the signal finger is electrically coupled to a ground finger through a first ground via, wherein the ground finger is coupled to ground through a plurality of ground vias. Example 14 includes the signal finger of example 1, wherein the card connector is coupled to a printed circuit board, wherein the first portion is to communicate electrical signals via the signal pin between one or more components of the card and at least one component installed on the printed circuit board.
Example 15 includes a system comprising: a motherboard having a connector to receive a signal finger; and the signal finger comprising: a first portion to communicate electrical signals between a signal pin of a card connector and a card; and a second portion to provide a mechanical wiping surface for the signal pin. Example 16 includes the system of example 15, wherein the signal finger is coupled to an edge of the card. Example 17 includes the system of example 15, wherein the first portion is gold plated. Example 18 includes the system of example 15, wherein as the card is inserted into the card connector, the signal pin is mechanically wiped against the second portion of the signal finger to remove pin surface contamination. Example 19 includes the system of example 15, wherein as the card is inserted into the card connector, the signal pin is mechanically wiped against the second portion of the signal finger to remove pin surface contamination before the signal finger makes an electrical contact with the first portion of the signal finger. Example 20 includes the system of example 15, further comprising a processor, having one or more processor cores, wherein the processor is to communicate with a device via the signal finger. Example 21 includes an apparatus comprising means to perform a method as set forth in any preceding example.
In various embodiments, the operations discussed herein, e.g., with reference to
Additionally, such computer-readable media may be downloaded as a computer program product, wherein the program may be transferred from a remote computer (e.g., a server) to a requesting computer (e.g., a client) by way of data signals provided in a carrier wave or other propagation medium via a communication link (e.g., a bus, a modem, or a network connection).
Reference in the specification to “one embodiment” or “an embodiment” means that a particular feature, structure, and/or characteristic described in connection with the embodiment may be included in at least an implementation. The appearances of the phrase “in one embodiment” in various places in the specification may or may not be all referring to the same embodiment.
Also, in the description and claims, the terms “coupled” and “connected,” along with their derivatives, may be used. In some embodiments, “connected” may be used to indicate that two or more elements are in direct physical or electrical contact with each other. “Coupled” may mean that two or more elements are in direct physical or electrical contact. However, “coupled” may also mean that two or more elements may not be in direct contact with each other, but may still cooperate or interact with each other.
Thus, although embodiments have been described in language specific to structural features and/or methodological acts, it is to be understood that claimed subject matter may not be limited to the specific features or acts described. Rather, the specific features and acts are disclosed as sample forms of implementing the claimed subject matter.