Number | Name | Date | Kind |
---|---|---|---|
4670745 | O'Malley et al. | Jun 1987 | A |
4768157 | Chauvel et al. | Aug 1988 | A |
5146592 | Pfeiffer et al. | Sep 1992 | A |
6247084 | Apostol et al. | Jun 2001 | B1 |
6366995 | Vilkov et al. | Apr 2002 | B1 |
6393543 | Vilkov et al. | May 2002 | B1 |
20010037428 | Hsu et al. | Nov 2001 | A1 |
Entry |
---|
Satoru Takase, Natsuki Kushiyama, “WP 24.1 A 1.6GB/s DRAM with Flexible Mapping Redundancy Technique and Additional Refresh Scheme,” ISSCC99/Session 24/Paper WP 24.1, Feb. 17, 1999, 2 pages. |
“SDRAM Device Operations,” Samsung Electronics, 41 pages, date unknown. |
“Micron Synchronous DRAM 128Mb:x32 SDRAM,” Micron Technology, Inc., pp. 1-52, Rev. 9/00. |
“GeForce3: Lightspeed Memory Architecture,” NVIDIA Corporation Technical Brief, pp. 1-9, date unknown. |