Claims
- 1. A graphic processing apparatus comprising:an operation processor to execute an operation process; a common memory to store, in an integrated manner, at least one program for said operation process executed by said operation processor and pixel data for displaying an image on a display screen; and an interface unit to control access from said operation processor to said common memory, wherein said interface unit is connected to said operation processor via first signal lines for transferring data of said operation processor and is connected to said common memory via second signal lines for transferring data of said operation processor and data for displaying to said display screen, and wherein a throughput of said second signal lines is higher than that of said first signal lines, and said interface unit has a buffer to store data transferred between said first signal lines and said second signal lines.
- 2. A graphic processing apparatus according to claim 1, wherein said interface unit includes a graphic processing unit having a rendering processor.
- 3. A graphic processing apparatus according to claim 2, wherein said interface unit is further to control access from said graphic processing unit to said common memory.
- 4. A graphic processing apparatus according to claim 1, wherein said interface unit includes an output port for outputting said pixel data to said display screen.
- 5. A graphic processing apparatus according to claim 1, wherein said common memory is a memory bank constructed of a plurality of memory chips.
- 6. A graphic processing apparatus according to claim 1, wherein said common memory is an dynamic random access memory (DRAM).
- 7. A graphic processing apparatus comprising:an operation processor to execute an operation process; a common memory to store, in an integrated manner, at least one program for said operation process executed by said operation processor and said pixel data for displaying an image on a display screen; and a memory controller to control access from said operation processor to said common memory, wherein said memory controller is connected to said operation processor via first signal lines for transferring data of said operation processor and is connected to said common memory via second signal lines for transferring data of said operation processor and data for displaying to said display screen, and wherein a throughput of said second signal lines is higher than that of said first signal lines, and said memory controller has a buffer to store data transferred between said first signal lines and said second signal lines.
- 8. A graphic processing apparatus according to claim 7, wherein said memory controller includes a graphic processing unit having a rendering processor.
- 9. A graphic processing apparatus according to claim 8, wherein said memory controller is further to control access from said graphic processing unit to said common memory.
- 10. A graphic processing apparatus according to claim 7, wherein said memory controller includes an output port for outputting said pixel data to said display screen.
- 11. A graphic processing apparatus according to claim 7, wherein said common memory is a memory bank constructed of a plurality of memory chips.
- 12. A graphic processing apparatus according to claim 7, wherein said common memory is an dynamic random access memory (DRAM).
- 13. A graphic processing apparatus comprising:an operation processor to execute an operation process; a common memory to store, in an integrated manner, at least one program for said operation process executed by said operation processor and said pixel data for displaying an image on a display screen; and a memory controller to control transfer of data between said common memory and said operation processor and between said common memory and a display screen, wherein said memory controller is connected to said operation processor via first signal lines and is connected to said common memory via second signals lines, wherein a throughput of said second signal lines is higher than that of said first signal lines, and said memory controller has a buffer to store data transferred between said first signal lines and said second signal lines, and wherein said memory controller has a buffer.
- 14. A graphic processing apparatus according to claim 13, wherein said memory controller includes a graphic processing unit having a rendering processor.
- 15. A graphic processing apparatus according to claim 14, wherein said memory controller is further to control access from said graphic processing unit to said common memory.
- 16. A graphic processing apparatus according to claim 13, wherein said memory controller includes an output port for outputting said pixel data to said display screen.
- 17. A graphic processing apparatus according to claim 13, wherein said common memory is a memory bank constructed of a plurality of memory chips.
- 18. A graphic processing apparatus according to claim 13, wherein said common memory is an dynamic random access memory (DRAM).
- 19. A graphic processing apparatus comprising:an operation processor to execute an operation process; a common memory to store, in an integrated manner, at least one program for said operation process executed by said operation processor and said pixel data for displaying an image on a display screen; a memory controller to control transfer of data between said common memory and said operation processor and between said memory and a display screen, wherein said memory controller is connected to said operation processor via first signal lines and is connected to said common memory via second signals lines, wherein a throughput of said second signal lines is higher than that of said first signal lines, and said memory controller has a buffer to store data transferred between said first signal lines and said second signal lines, and wherein said memory controller has a buffer; and a digital-to-analog (D/A) converter connected to said memory controller.
- 20. A graphic processing apparatus according to claim 19, wherein said memory controller includes a graphic processing unit having a rendering processor.
- 21. A graphic processing apparatus according to claim 20, wherein said memory controller is further to control access from said graphic processing unit to said common memory.
- 22. A graphic processing apparatus according to claim 19, wherein said memory controller includes an output port for outputting said pixel data to said display screen.
- 23. A graphic processing apparatus according to claim 19, wherein said common memory is a memory bank constructed of a plurality of memory chips.
- 24. A graphic processing apparatus according to claim 19, wherein said common memory is an dynamic random access memory (DRAM).
- 25. A graphic processing apparatus comprising:an operation processor to execute an operation process; a common memory to store, in an integrated manner, at least one program for said operation process executed by said operation processor and said pixel data for displaying an image on a display screen; a memory controller to control transfer of data between said common memory and said operation processor and between said memory and a display screen, first signal lines connected between said operation processor and said memory controller, second signal lines connected between said memory controller and said common memory, wherein a throughput of said second signal lines is higher than that of said first signal lines, and said memory controller has a buffer to store data transferred between said first signal lines and said second signal lines, and wherein said memory controller has a buffer; and a digital-to-analog (D/A) converter connected to said memory controller.
- 26. A graphic processing apparatus according to claim 25, wherein said memory controller includes a graphic processing unit having a rendering processor.
- 27. A graphic processing apparatus according to claim 26, wherein said memory controller is further to control access from said graphic processing unit to said common memory.
- 28. A graphic processing apparatus according to claim 25, wherein said memory controller includes an output port for outputting said pixel data to said display screen.
- 29. A graphic processing apparatus according to claim 25, wherein said common memory is a memory bank constructed of a plurality of memory chips.
- 30. A graphic processing apparatus according to claim 25, wherein said common memory is an dynamic random access memory (DRAM).
Priority Claims (1)
Number |
Date |
Country |
Kind |
2-197929 |
Jul 1990 |
JP |
|
REFERENCE TO EARLIER FILED APPLICATION(S)
This application is a continuation of the following earlier filed application(s): Ser. No. 08/739,457 filed Oct. 29, 1996, issued as U.S. Pat. No. 5,940,087; Ser. No. 08/358,988 filed Dec. 19, 1994, issued as U.S. Pat. No. 5,706,034; Ser. No. 07/735,947 filed Jul. 25, 1991, abandoned.
US Referenced Citations (9)
Foreign Referenced Citations (3)
Number |
Date |
Country |
59-131979 |
Jul 1984 |
JP |
63-91787 |
Apr 1988 |
JP |
1265348 |
Oct 1989 |
JP |
Non-Patent Literature Citations (2)
Entry |
Y. Yao, “Unified Memory Architecture Cuts PC Cost”, Microprocessor Report, vol. 9, No. 8, pp. 5-9, Jun. 19, 1995. |
Nikkei Electronics, No. 653, pp. 16-17, Jan. 15, 1996. |
Continuations (3)
|
Number |
Date |
Country |
Parent |
08/739457 |
Oct 1996 |
US |
Child |
09/327355 |
|
US |
Parent |
08/358988 |
Dec 1994 |
US |
Child |
08/739457 |
|
US |
Parent |
07/735947 |
Jul 1991 |
US |
Child |
08/358988 |
|
US |