Claims
- 1. A data processing apparatus comprising:a first memory storing commands executed by said CPU and data to be displayed; and an interface unit including a display controller having a second memory for storing data to be displayed in advance, a first port for connecting to said CPU via first signal lines, a second port for connecting to said first memory via second signal lines, and a third port for outputting to said second memory for storing data to be displayed in advance, wherein said interface unit can read commands from said first memory when said third port outputs said data to be displayed.
- 2. A data processing apparatus according to claim 1, wherein said data processing apparatus is a personal computer comprising:a display for displaying image data received from said memory through said interface unit.
- 3. A data processing apparatus according to claim 1, wherein said interface unit can read commands from said first memory concurrently when said third port outputs said data to be displayed.
- 4. A data processing apparatus comprising:a CPU; a first memory storing commands executed by said CPU and data to be displayed; and an interface unit including a display controller having a second memory for storing data to be displayed, a first port for connecting to said CPU via first signal lines, a second port for connecting to said first memory via second signal lines, and a third port for outputting to said second memory for outputting data to be displayed, wherein each of said first, second and third ports outputs data independent of other ports.
- 5. A data processing apparatus according to claim 4, wherein said data processing apparatus is a personal computer comprising:a display for displaying image data received from said memory through said interface unit.
- 6. A graphic processing apparatus comprising:a memory controller to control data flow between a processor, a display arrangement including a display controller having a display memory for storing data to be displayed in advance, and a common memory to store, in an integrated manner, at least one program for said operation process executed by said processor and pixel data for said display arrangement; wherein said memory controller has first signal lines to connect to said processor and has second signal lines to connect to said common memory for transferring data of said processor and data for displaying to said display, and wherein a throughput of said second signal lines is higher than that of said first signal lines, and said memory controller has a buffer to store data transferred between said first signal lines and said second signal lines.
Priority Claims (1)
Number |
Date |
Country |
Kind |
2-197929 |
Jul 1990 |
JP |
|
REFERENCE TO EARLIER FILED APPLICATION(S)
This application is a continuation of the following earlier filed application(s): 09/327,355 filed Jun. 8, 1999, allowed; 08/739,457 filed Oct. 29, 1996, issued as U.S. Pat. No. 5,940,087; Ser. No. 08/358,988, filed Dec. 19, 1994, issued as U.S. Pat. No. 5,706,034; and Ser. No. 07/735,947 filed Jul. 25, 1991, abandoned.
US Referenced Citations (9)
Foreign Referenced Citations (3)
Number |
Date |
Country |
59131979 |
Jul 1984 |
JP |
6391787 |
Apr 1988 |
JP |
1265348 |
Oct 1989 |
JP |
Non-Patent Literature Citations (2)
Entry |
Yao, “Unified Memory Architecture Cuts PC Cost”, Microprocessor Report, vol. 9, No. 8, pp. 5-9, Jun. 19, 1995. |
Nikkei Electronics, No. 653, pp. 16-17, Jan. 15, 1996. |
Continuations (4)
|
Number |
Date |
Country |
Parent |
09/327355 |
Jun 1999 |
US |
Child |
09/593496 |
|
US |
Parent |
08/739457 |
Oct 1996 |
US |
Child |
09/327355 |
|
US |
Parent |
08/358988 |
Dec 1994 |
US |
Child |
08/739457 |
|
US |
Parent |
07/735947 |
Jul 1991 |
US |
Child |
08/358988 |
|
US |