Claims
- 1. A graphic processing system comprising:a main memory; a graphic memory holding graphic data; a graphic processor which is connected to said graphic memory and generates graphic data to be written into said graphic memory; a first signal line connected to said main memory to transfer data between said main memory and said graphic processor; a second signal line connected to said graphic processor; and a switch provided between said first signal line and said second signal line, wherein said graphic processor comprises: at least a control unit which generates a control signal for controlling said switch thereby causing said switch to select one of said first signal line and said second signal line, and a color register holding color data, wherein the control signal generated by said control unit is provided to said switch to read out data stored in said main memory and designate one among the color data held in said color register in accordance with the contents of the read-out data, and write the designated color data into said graphic memory.
- 2. A graphic processing system according to claim 1, wherein said graphic memory is connected to said second signal line.
- 3. A graphic processing system according to claim 1, wherein data read out from said main memory is at least one-bit data, and said color data is designated based on a value of the one-bit data.
- 4. A graphic processing system according to claim 1, wherein said color data is a gradation data representing a gradation.
- 5. A graphic processing system comprising:a first memory storing instructions and data; a second memory holding graphic data; a graphic processor which is connected to said second memory and generates a graphic data to be written into said second memory; a first signal line connected to said first memory to transfer data between said first memory and said graphic processor; a second signal line connected to said graphic processor; and a switch provided between said first signal line and said second signal line, wherein said graphic processor comprises: at least a control unit which generates a control signal for controlling said switch thereby causing said switch to select one of said first signal line and said second signal line, and a color register holding color data, wherein the control signal generated by said control unit is provided to said switch to read out data stored in said first memory and designate one among the color data held in said color register in accordance with the contents of the read-out data, and write the designated color data into said second memory.
- 6. A graphic processing system according to claim 5, wherein said second memory is connected to said second signal line.
- 7. A graphic processing system according to claim 5, wherein data read out from said first memory is at least one-bit data, and said color data is designated based on a value of the one-bit data.
- 8. A graphic processing system according to claim 5, wherein said color data is gradation data representing a gradation.
Priority Claims (5)
Number |
Date |
Country |
Kind |
61-236148 |
Oct 1986 |
JP |
|
62-9802 |
Jan 1987 |
JP |
|
62-31470 |
Feb 1987 |
JP |
|
62-40310 |
Feb 1987 |
JP |
|
62-54036 |
Mar 1987 |
JP |
|
Parent Case Info
This is a continuation of application Ser. No. 08/921,241, filed Aug. 29, 1997; which is a continuation of Ser. No. 08/355,151, filed Dec. 6, 1994, now U.S. Pat. No. 5,717,440; which is a continuation of application Ser. No. 08/280,211, filed Jul. 25, 1994, now abandoned; which is a continuation of application Ser. No. 08/142,118, filed Oct. 28, 1993, now abandoned; which is a continuation of application Ser. No. 08/037,540, filed Mar. 26, 1993, now abandoned; which is a continuation application Ser. No. 07/662,626, filed Feb. 28, 1991, now abandoned; which is a continuation of application Ser. No. 07/105,292, filed Oct. 6, 1987, now U.S. Pat. No. 5,046,023.
US Referenced Citations (21)
Foreign Referenced Citations (9)
Number |
Date |
Country |
5855978 |
Apr 1983 |
JP |
6014571 |
Jan 1985 |
JP |
6021085 |
Feb 1985 |
JP |
60-40588 |
Feb 1985 |
JP |
60-136793 |
Aug 1985 |
JP |
60151787 |
Aug 1985 |
JP |
61000834 |
Jan 1986 |
JP |
61-130991 |
Jul 1986 |
JP |
62-62390 |
Jun 1987 |
JP |
Non-Patent Literature Citations (5)
Entry |
Stone, Microcomputer Interfacing, Addison-Wesley Publishing Company, 1982, pp. 8-9. |
“Nikkei Electronics”, May 21, 1984, pp. 221-254. |
“LSI Handbook”, Ohm-Sha, Ltd. Nov. 30, 1984, pp. 554-556. |
“Hitachi Microcomputer 8/16 Bit Microcomputer Peripheral LSI”, (HD63484), pp. 522-589. |
8080 Wescon Technical Papers, “Graphic Display Processor to Integrate Drawing Algorithms and Display Controls” by Katsura, et al., Oct. 30, -Nov. 2, 1984, pp. 1-8. |
Continuations (7)
|
Number |
Date |
Country |
Parent |
08/921241 |
Aug 1997 |
US |
Child |
09/988157 |
|
US |
Parent |
08/355151 |
Dec 1994 |
US |
Child |
08/921241 |
|
US |
Parent |
08/280211 |
Jul 1994 |
US |
Child |
08/355151 |
|
US |
Parent |
08/142118 |
Oct 1993 |
US |
Child |
08/280211 |
|
US |
Parent |
08/037540 |
Mar 1993 |
US |
Child |
08/142118 |
|
US |
Parent |
07/662626 |
Feb 1991 |
US |
Child |
08/037540 |
|
US |
Parent |
07/105292 |
Oct 1987 |
US |
Child |
07/662626 |
|
US |