Claims
- 1. A video graphics subsystem for use in a video terminal comprising:
a digital video input configured to receive a digital signal; an analog video input configured to receive an analog video signal; an analog to digital converter having a digital output and an input for receiving the analog video signal from the analog video input; an on-screen display insertion unit having a digital output and an input selectively coupled to both the digital video input or the digital output of the analog to digital converter; a digital to analog converter having an analog output and a digital input coupled to the digital output of the on-screen display unit; and a bypass extending from the analog video input through a switch connected to the analog output, wherein said analog video signal bypasses said analog to digital converter the on-screen display, and the digital to analog converter when no digital signal is received.
- 2. The video graphics subsystem recited in claim 1 further comprising a second switch having inputs each coupled to the digital video input and the analog video input and an output coupled to the on-screen display insertion unit input.
- 3. The video graphics subsystem recited in claim 1 further comprising a memory for storing information from the analog to digital and digital to analog convertors.
- 4. The video graphics subsystem recited in claim 3 further comprising a microprocessor for generating and storing a graphic in the memory.
- 5. The video graphics subsystem recited in claim 4 wherein the on-screen display insertion unit receives the graphic and combines the graphic with a signal applied to its input.
- 6. The video graphics subsystem recited in claim 5 wherein the microprocessor directs a signal on the analog video input to the bypass during intervals when no graphic is required.
- 7. A video graphics subsystem comprising:
a first converting means for converting an inbound analog video signal to a digital video signal when a digital graphic is present; insertion means for combining the digital video signal with the digital graphic to form a composite digital video signal; a second converting means for converting the composite digital video signal to a composite analog video signal; and bypass means for bypassing the first converting means, the insertion means and the second converting means when said digital graphic is not present.
- 8. The video graphics subsystem recited in claim 7 wherein the bypass means comprises a bypass switch.
- 9. The video graphics subsystem recited in claim 8 wherein the bypass switch is controllable in response to sensing the requirement of a digital graphic.
- 10. The video graphics subsystem recited in claim 9 further comprising a microprocessor for sensing the requirement of a digital graphic and controlling the switch.
- 11. A method for inserting intermittent graphics signals into an analog video signal comprising the steps of:
a) converting the analog video signal to a digital video signal; b) inserting at least one of the intermittent graphics signals into the digital video signal forming a composite digital video signal; c) converting the composite digital video signal to a composite analog video signal; and d) bypassing steps a, b, and c during time intervals when the intermittent graphics signals are not present, whereby said analog video signal is output.
- 12. The method of claim 11 further comprising the step of generating a digital representation of an image to form the graphics signals.
- 13. The method of claim 12 further comprising the step of storing the digital representation in a memory.
- 14. The method of claim 13 further comprising the step of reading the digital representation from the memory prior to step b.
- 15. A video graphics subsystem having on-screen display insertion means for converting a video signal from an analog source signal to a digital signal, combining graphics information with the digital signal to form a composite signal, and converting the composite digital signal to an analog video output signal coupled to a display, the subsystem being characterized by:
a bypass having a controllable switch for coupling the analog source signal directly to the display when no graphics information is present.
- 16. The video graphics subsystem recited in claim 15 wherein the bypass comprises a switch.
- 17. The video graphics subsystem recited in claim 15 wherein the switch is controlled by a microprocessor such that the bypass is deactivated during intervals when graphics information is desired and the bypass is activated during intervals when graphics information is not desired.
- 18. The video graphics subsystem recited in claim 15 further comprising a memory for storing the graphics information.
- 19. The video graphics subsystem recited in claim 18 further comprising a microprocessor for generating and storing the graphics information in the memory.
CROSS-REFERENCE TO RELATED APPLICATION
[0001] This application is a continuation of PCT International Application No. PCT/US99/22305, filed Sep. 27, 1999, which application is incorporated herein by reference.
Continuations (1)
|
Number |
Date |
Country |
Parent |
PCT/US99/22305 |
Sep 1999 |
US |
Child |
10107346 |
Mar 2002 |
US |