D. Bondurant, “Low Latency EDRAM Main Memory Subsystem for 66 MHz Bus Operation”, Compcon Spring '94, 1994, pp. 250-254. |
M. Deering and S. Nelson, “Leo: A System for Cost Effective 3D Shaded Graphics”, Proceedings of the 20th Annual Conference on Computer Graphics, 1993, pp. 101-108. |
H. Fuchs et al., “Pixel-Planes 5: A Heterogeneous Multiprocessor Graphics System Using Processor-Enhanced Memories”, Computer Graphics, vol. 23, No. 3, Jul. 1989, pp. 79-88. |
S. Molnar et al., “PixelFlow: High-Speed Rendering Using Image Composition”, Computer Graphics, vol. 26, No. 2, Jul. 1992, pp. 231-240. |
Hutchinson Personal Computer Dictionary, © 1991 by Philip E. Margolis, pp. 296-297 and 442-443. |
K. Dosaka et al., “A 100 MHz 4 Mb Cache Dram with Fast Copy-Back Scheme”, IEEE Journal of Solid State Circuits, vol. 27, No. 11, Nov. 1992, pp. 1534-1539. |
Y. Fujta et al., IMAP: Integrated Memory Processor—Toward a GIPS Order SIMD Processing LSI—″ IEICE Trans., Electron., vol. E76-C, No. 7, Jul. 1993, pp. 1144-1150. |
C. Hart, “CDRAM in a Unified Memory Architecture”, COMPCON Spring '94 IEEE Computer Society International Conference, pp. 261-266. |
N. Kushiyama et al., “A 500-Megabytes/s Data-Rate 4.5M DRAM”, IEEE Journal of Solid State Circuits, vol. 28, No. 4, Apr. 1993, pp. 490-498. |
Guttag, Karl et al., “A Single-Chip Multiprocessor For Multimedia: The MVP”, IEEE Computer Graphics & Applications, Nov. 1992, pp. 53-64. |
D. T. Harper, III, “A Multiaccess Frame Buffer Architecture”, IEEE Transactions on Computers, vol. 43, No. 5, May 1994, pp. 618-622. |
S. Nishimura et al., “A Loosely-Coupled Parallel Graphics Architecture Based on a Conflict-Free Multiport Frame Buffer”, Distributed Computing Systems, Jul. 1992, pp. 411-418. |
J. Poulton et al., “Breaking the Frame-Buffer Bottleneck with Logic-Enhanced Memories”, IEEE Computer Graphics & Applications, vol. 12, No. 6, Nov. 1992, pp. 65-74. |
Electronic Design, “Secondary Cache Memory Technique Enhances Graphics Performance”, vol. 41, No. 5, Aug. 5, 1993 pp. 36-38. |