Claims
- 1. A gray-scale liquid crystal display panel comprising first and second transparent substrates disposed in parallel with liquid crystal interposed therebetween, said first substrate having an interior surface on which a plurality of pixels are arranged in a matrix form, a plurality of thin film transistors connected to said pixels, respectively, source lines connected to sources of said thin film transistors of each column of said matrix to apply thereto a drive voltage and gate lines connected to gates of said thin film transistors of each row of said matrix to apply thereto a gate signal for ON-OFF control thereof, said second substrate being coated all over its interior surface with a transparent common electrode opposite all of said pixels, each of said pixels comprising:
- a transparent insulating layer formed on said first substrate;
- at least first and second subpixel electrodes formed on one side of said insulating layer, said first and second subpixel electrodes being separated by a gap;
- a drain electrode of the thin film transistor corresponding to said each pixel being formed on said insulating layer at the side opposite from said first and second subpixel electrodes and electrically connected directly to said first subpixel electrode through a contact hole made in said insulating layer; and
- at least one control capacitor electrode formed on the other side of said insulating layer, covering substantially the entire area of said gap and overlapping said first and second subpixel electrodes across said insulating layer over predetermined areas thereof to form first and second control capacitors, one side of said first control capacitor being connected to said drain electrode, the other side of said first control capacitor being connected to one side of said second capacitor, and the other side of said second control capacitor being connected to said second subpixel electrode.
- 2. A gray-scale liquid crystal display panel comprising first and second transparent substrates disposed in parallel with liquid crystal interposed therebetween, said first substrate having an interior surface on which a plurality of pixels are arranged in a matrix form, a plurality of thin film transistors connected to said pixels, respectively, source lines connected to sources of said thin film transistors of each column of said matrix to apply thereto a drive voltage and gate lines connected to gates of said thin film transistors of each row of said matrix to apply thereto a gate signal for ON-OFF control thereof, said second substrate being coated all over its interior surface with a transparent common electrode opposite all of said pixels, each of said pixels comprising:
- a transparent insulating layer formed on said first substrate;
- at least first and second subpixel electrodes formed on the side of said insulating layer near said first substrate, said first and second subpixel electrodes being separated by a gap;
- a drain electrode of the thin film transistor corresponding to said each pixel being electrically connected directly to said first subpixel electrode; and
- at least one control capacitor electrode formed on the other side of said insulating layer, covering substantially the entire area of said gap and overlapping said first and second subpixel electrodes across said insulating layer over predetermined areas thereof to form first and second control capacitors, one side of said first control capacitor being connected to said drain electrode, the other side of said first control capacitor being connected to one side of said second control capacitor, and the other side of said second control capacitor being connected to said second subpixel electrode.
Priority Claims (1)
Number |
Date |
Country |
Kind |
3-264561 |
Oct 1991 |
JPX |
|
Parent Case Info
This application is a continuation of Ser. No. 08/066,143, filed on Jun. 1, 1993 now abandoned.
US Referenced Citations (8)
Foreign Referenced Citations (5)
Number |
Date |
Country |
0369621 |
May 1990 |
EPX |
0493798 |
Jul 1992 |
EPX |
62-25728 |
Mar 1987 |
JPX |
62-150326 |
Jul 1987 |
JPX |
2124536 |
May 1990 |
JPX |
Non-Patent Literature Citations (1)
Entry |
IBM Technical Disclosure Bulletin, "Thin Film Transistor for Gray Scale LCD", vol. 33, No. 1A, Jun. 1990, pp. 481-482. |
Continuations (1)
|
Number |
Date |
Country |
Parent |
66143 |
Jun 1993 |
|