The present invention relates to electronic circuitry and, in particular, to an H-bridge circuit with shoot through current prevention during power-up.
Initially, when power is applied to a full or half H-bridge circuit, before the digital logic settles to the correct state, both the high and low sides on a half H-bridge side can be ON at the same time. The chip can blow up because of excessive currents during this shoot-through event.
For integrated circuit chips that contain a Full or half H-bridge circuit, the digital power supply rails take time to settle during power up. During that time interval, which can be on the order of a few micro seconds, if the digital control signals to the high side and low side drive level shifters are not correct, both the high and low side FET's can both be ON at the same time. The chip can blow up because of excessive currents during this shoot-through event.
A typical prior art half H-bridge circuit is shown in
Both the high and low side digital control signal inputs to the level shifters 20 and 22 are from a digital logic core 24. During power up, if the digital logic power supply (3.3 V—Digital Rail shown in
Two prior art architectures are shown in
An H-bridge circuit with shoot through current prevention during power-up includes: a high side transistor; a low side transistor coupled in series with the high side transistor; a pull down device coupled to a control node of the high side transistor and to a control node of the low side transistor; and wherein the pull down device is controlled by a POR(Power On Reset) circuit monitoring the digital power supply such that the high side and low side transistors are OFF until the digital power supply has settled to a desired operating voltage.
In the drawings:
A preferred embodiment half H-bridge circuit with shoot through current prevention during power-up is shown in
Until node POR goes high, the drain of FET M4 tracks the main power supply ramp (as long as it is not diode clamped—for gate oxide protection). This not only actively pulls down the gates of the low and high side transistors M0 and M1, it also sets the level shifters 20 and 22 in the right state and thereby avoids current being drawn because the gates of Hbridge output transistors M0 and M1 are pulled down. By this architecture the control signals are in the right state and the active pull downs don't have to fight the level shifters 20 and 22.
After the POR voltage signal goes high, the drain of transistor M4 goes low and this whole scheme is out of the circuit and normal operation can begin. Then, the settled digital logic controls the Hbridge high and low side FET's M0 and M1, and thus the shoot-through current on the Hbridge is avoided. Another advantage of this scheme is that this signal (drain voltage of transistor M4) can be used universally within the chip for several other H-bridges and level shifters within the chip.
While this invention has been described with reference to illustrative embodiments, this description is not intended to be construed in a limiting sense. Various modifications and combinations of the illustrative embodiments, as well as other embodiments of the invention, will be apparent to persons skilled in the art upon reference to the description. It is therefore intended that the appended claims encompass any such modifications or embodiments.
Number | Name | Date | Kind |
---|---|---|---|
4989127 | Wegener | Jan 1991 | A |
6307409 | Wrathall | Oct 2001 | B1 |
6728084 | Ziemer et al. | Apr 2004 | B2 |
6909620 | Park et al. | Jun 2005 | B2 |
Number | Date | Country | |
---|---|---|---|
20070080708 A1 | Apr 2007 | US |