Claims
- 1. A signal processing circuit, comprising;
an input adapted to receive DIN inputs (−1, 0, +1) from a modulator, the circuit operating from voltage sources V+ and V−, and having outputs OUT P and OUT M, whereby the outputs OUT P and OUT M alternate between each being logic 0 and logic 1 when the DIN input is 0.
- 2. The circuit as specified in claim 1 wherein the outputs OUT P and OUT M are both either logic 0 or logic 1, as a function of a control signal.
- 3. The circuit as specified in claim 2 wherein the outputs OUT P and OUT M are both logic 0 when the control signal has a first state.
- 4. The circuit as specified in claim 3 wherein the outputs OUT P and OUT M are both logic 1 when the control signal has a second state.
- 5. The circuit as specified in claim 1 further comprising a level generator processing the DIN 0 to establish the levels of outputs OUT P and OUT M.
- 6. The circuit as specified in claim 5 further comprising a zero detect circuit detecting the DIN 0 and responsively generating a zero detect output.
- 7. The circuit as specified in claim 6 further comprising a pattern generator responsive to the zero detect output and generating the control signal.
- 8. The circuit as specified in claim 7 wherein the level generator is responsively coupled to the pattern generator.
- 9. The circuit as specified in claim 7 wherein the pattern generator toggles the control signal in response to a DIN 0 being received by the zero detect circuit.
- 10. The circuit as specified in claim 1 further comprising an H-bridge responsively coupled to the outputs OUT P and OUT M and having a transfer function, wherein the circuit provides a zero in the H-bridge transfer function.
- 11. The circuit as specified in claim 1 wherein the H-bridge is configured to have less common-mode noise than if the outputs OUT P and OUT M were not alternated.
- 12. The circuit as specified in claim 1 further comprising a sigma-delta modulator providing the DIN inputs (−1, 0, +1).
- 13. A method of processing a 3-level DIN input (−1, 0, +1) from a modulator, comprising the steps of:
receiving the DIN input (−1, 0, +1); and processing the DIN INPUT (−1, 0, +1) and providing outputs OUT P and OUT M that vary when DIN 0 is received.
- 14. The method of processing as specified in claim 13 wherein the outputs OUT P and OUT M alternate when a DIN 0 is received and processed.
- 15. The method of processing as specified in claim 14 wherein the outputs OUT P and OUT M alternate between both being logic 0 and both being logic 1 responsive to DIN 0.
- 16. The method of processing as specified in claim 13 further comprising the step of providing outputs OUT P and OUT M to an H-bridge.
- 17. The method of processing as specified in claim 16 wherein the H-bridge has reduced common-mode noise as compared to not processing a varying OUT P and OUT M as a function of DIN 0.
- 18. The method of processing as specified in claim 17 further comprising the step of using a zero detect circuit to detect DIN 0.
- 19. The method of processing as specified in claim 13 further comprising the step of using a pattern generator to provide a toggled output in response to the zero.
- 20. The method of processing as specified in claim 19 further comprising the step of utilizing a level generator alternating the outputs OUT P and OUT M in response to the pattern generator toggled output.
CROSS REFERENCE TO RELATED APPLICATIONS
[0001] This application is related to and claims priority from U.S. Provisional patent application Attorney Docket #TI-35201, entitled Variable, Adaptive Quantization in Sigma-Delta Modulators, filed Feb. 13, 2003, and U.S. patent applications Attorney Docket # TI-35202 entitled Improved Level-Shifter and Attorney Docket # TI-35205 entitled Modifying a Clock Signal to Achieve a Predetermined Duty Cycle, each filed herewith, the teachings of each application incorporated herein by reference.
Provisional Applications (1)
|
Number |
Date |
Country |
|
60447160 |
Feb 2003 |
US |