Claims
- 1. An integrated Hall effect device comprising:
- a semiconductor substrate of one conductivity type;
- a semiconductor layer of an opposite conductivity type overlying said substrate;
- an isolating region of said one conductivity type formed in said semiconductor layer and extending from the surface thereof to at least the surface of said substrate to contact said substrate, said isolating region surrounding a portion of said semiconductor layer to encompass and isolate an island thereof;
- a second region of said one conductivity type formed in said island extending a predetermined depth beneath and entirely across the surface of said island, extending at least to contact said isolating region to create an isolated surface over said island, said second region being of depth of between about 0.5 and 2.0 microns, wherein said island contains a Hall effect current path entirely therewithin away from said surface and above said substrate; and
- a plurality of spaced apart third regions of said opposite conductivity type formed in said second region extending below the lower surface of said second region to contact preselected portions of said first region of said semiconductor layer, to form current and voltage sense contacts to said Hall effect device.
- 2. The Hall effect device of claim 1 wherein said substrate is P-type, said semiconductor layer is N-type, said isolation region and said second region are P+-type, and said third regions are N+-type conductivities.
Parent Case Info
This application is a continuation of application Ser. No. 06/502,905, filed June 10, 1983.
US Referenced Citations (2)
Number |
Name |
Date |
Kind |
3823354 |
Janssen |
Jul 1974 |
|
3852802 |
Wolf et al. |
Dec 1974 |
|
Continuations (1)
|
Number |
Date |
Country |
Parent |
502905 |
Jun 1983 |
|