The present disclosure relates to an electronic circuit, and more particularly, to a storage element hardened against random logic events.
A storage element is for example formed of a flip-flop, comprising two CMOS inverters coupled head-to-tail between two nodes. The state of a storage element of this type is likely to be modified by a random logic event, for example, by a radiation which causes a current peak in one of the nodes of the storage element, which may cause a logic error.
U.S. Pat. No. 7,109,541 of the applicant describes a device enabling to make a storage element comprising CMOS inverters more robust to random logic events.
The presence of capacitors 7, 8, and 9 makes nodes 4 and 5 capacitive. Thus, when a current peak occurs on node 4 or 5, this peak is strongly attenuated. Capacitances 7 and 8 are selected by taking into account the current peaks likely to be applied to the circuit in its context of use. The greater the risk for significant peaks to occur, the stronger the capacitance should be used to attenuate them down to a value smaller than the state switching threshold of the storage element.
An embodiment provides a circuit robust to random logic events which does not require using strong capacitances.
An embodiment provides such a circuit having a surface area close to that of a non-hardened circuit.
Thus, an embodiment provides a storage element comprising two CMOS inverters, coupled head-to-tail between two nodes; and one MOS transistor, connected as a capacitor between said nodes.
According to an embodiment, the drain and the source of said transistor are interconnected.
According to an embodiment, said transistor connected as a capacitor comprises four first transistors connected in parallel.
According to an embodiment, two of the four first transistors are N-channel transistors, identical to the N-channel transistors of the inverters, and the two other first transistors are P-channel transistors, identical to the P-channel transistors of the inverters.
According to an embodiment, one of the first N-channel transistors and one of the first P-channel transistors have their gates connected to the input of a first inverter and their drain/source connected to the output thereof, and the two other first transistors have their gates connected to the input of the second inverter and their drain/source connected to the output thereof.
According to an embodiment, one of the inverters is a clocked inverter.
According to an embodiment, a storage element comprises a substrate with a P-type active area and an N-type active area for each inverter; four first transistors, each formed in one of the active areas; four second transistors, two N-channel transistors and two P-channel transistors, corresponding to the transistors of the two CMOS inverters, each being formed in a different active area and being connected by its drain to the drain and to the source of the first transistor formed on this area; two conductive strips, each forming and connecting the gates of the first and second transistors of an active P-type area and of an active N-type area; and two metallizations, each connecting the drains of four transistors connected by a conductive strip; the sources of one P-channel transistor and of one N-channel transistor from among these four transistors; and the conductive strip connecting the gates of the four other transistors.
The foregoing and other features and advantages will be discussed in detail in the following non-limiting description of specific embodiments in connection with the accompanying drawings.
The same elements have been designated with the same reference numerals in the various drawings and, further, the drawings illustrating layouts are not to scale. For clarity, only those steps and elements which are useful to the understanding of the described embodiments have been shown and are detailed.
In the timing diagrams, the voltage values are given in millivolts, the current values are given in microamperes, and the times are given in nanoseconds.
Inverter 10 comprises a P-channel transistor 12 and an N-channel transistor 13. A supply source Vdd is connected to the source of transistor 12. The drain of transistor 12 is connected to the drain of transistor 13, forming the output node of inverter 10. The source of transistor 13 is connected to a ground GND. The gates of transistors 12 and 13 are interconnected and form the input node of inverter 10.
Inverter 11 is a clocked inverter and comprises a P-channel transistor 14 and an N-channel transistor 16. The gates of transistors 14 and 16 are interconnected and form the input node of inverter 11. The drain of transistor 14 is connected to the drain of transistor 16, forming the output node of inverter 11. The source of transistor 14 is connected to the drain of a transistor 18 identical to transistor 14. This connection forms a node 19. The source of transistor 18 is connected to supply source Vdd. The source of transistor 16 is connected to the drain of a transistor 20 identical to transistor 16. This connection forms a node 21. The source of transistor 20 is connected to ground GND. The access nodes of the storage elements are nodes 22 and 23. The gates of transistors 18 and 20 are respectively capable of receiving complementary clock signals CPN and CPI. The gate connections of transistors 14 and 18 on the one hand, 16 and 20 on the other hand, may be inverted without affecting the functionality of the device.
Conversely to the device of U.S. Pat. No. 7,109,541, where a voltage peak on an access node is almost totally absorbed by capacitors 7, 8, and 9, the single capacitor 51 of the embodiment of
Curves 56 and 58 illustrate the case of
Curves 60 and 62 illustrate the case of a storage element of the type of the storage element illustrated in
The selection of transistors 64 to 70 identical to the transistors of the inverter provides a layout which adds but little surface area to the surface area of the storage element of
Transistor 68 is formed in active area 24 and transistor 70 is formed in active area 25. An area 77′ forms the connection between the source of transistor 68 and the drain of transistor 12. A via 78′ connects the drain of transistor 68 to a metallization 44′ and thus to the source of transistor 68 and to the drain of transistor 12. Similarly, an area 80′ forms the connection between the source of transistor 70 and the drain of transistor 13. A via 82′ connects the drain of transistor 70 to metallization 44′ and thus to the source of transistor 70 and to the drain of transistor 13. A conductive strip 84′ forms the gate of transistors 68 and 70 and is connected to a strip 32′. Thus, the gates of transistors 12, 13, 68, and 70 are interconnected and the drains and the sources of transistors 68 and 70 are connected to the drains of transistors 12 and 13.
Although
Specific embodiments have been described. Various alterations, modifications, and improvements will occur to those skilled in the art. In particular, the inverters forming the storage elements may be of a different type than those described in
Such alterations, modifications, and improvements are intended to be part of this disclosure, and are intended to be within the spirit and the scope of the present disclosure. Accordingly, the foregoing description is by way of example only and is not intended to be limiting.
The various embodiments described above can be combined to provide further embodiments. These and other changes can be made to the embodiments in light of the above-detailed description. In general, in the following claims, the terms used should not be construed to limit the claims to the specific embodiments disclosed in the specification and the claims, but should be construed to include all possible embodiments along with the full scope of equivalents to which such claims are entitled. Accordingly, the claims are not limited by the disclosure.
Number | Date | Country | Kind |
---|---|---|---|
1658080 | Aug 2016 | FR | national |