Integrated circuits (IC) are manufactured by forming discrete semiconductor devices on a surface of a semiconductor substrate. An example of such a substrate is a silicon (Si) or silicon dioxide (SiO2) wafer. Semiconductor devices are oftentimes manufactured on very large scales where thousands of micro-electronic devices (e.g., transistors, capacitors, and the like) are formed on a single substrate.
To interconnect the devices on a substrate, a multi-level network of interconnect structures is formed. Material is deposited on the substrate in layers and selectively removed in a series of controlled steps. In this way, various conductive layers are interconnected to one another to facilitate propagation of electronic signals.
One manner of depositing films in the semiconductor industry is known as chemical vapor deposition, or “CVD.” CVD may be used to deposit films of various kinds, including intrinsic and doped amorphous silicon, silicon oxide, silicon nitride, silicon oxynitride and the like. Semiconductor CVD processing is generally done in a vacuum chamber by heating precursor gases which dissociate and react to form the desired film. In order to deposit films at low temperatures and relatively high deposition rates, a plasma can be formed from the precursor gases in the chamber during deposition. Such processes are known as plasma enhanced chemical vapor deposition, or “PECVD.”
Accurate reproducibility of substrate processing is an important factor for improving productivity when fabricating integrated circuits. Precise control of various process parameters is required for achieving consistent results across a substrate, as well as the results that are reproducible from substrate to substrate. More particularly, uniformity of deposited material layers is one of requirements for achieving good manufacturing yield.
In a CVD processing chamber, the substrate is typically disposed on a heated substrate support during processing. The substrate support generally includes embedded electric heating elements for controlling the temperature of the substrate. The substrate support may additionally include channels and grooves for a gas (e.g., helium (He), argon (Ar), and the like) to facilitate the transfer the heat between the substrate support and the substrate. Additionally, the substrate heater assembly may also comprise embedded radio-frequency (RF) electrodes for applying RF bias to the substrate during various plasma enhanced processes.
During a deposition process (e.g., chemical vapor deposition (CVD), plasma enhanced CVD (PECVD), and the like), central and peripheral regions of the substrate are exposed to different processing conditions. Differences in the processing conditions generally result in the low uniformity for the deposited layers. For example, substrates processed on conventional heated substrate supports often allow deposition to occur right up to the substrate's edge, and may also have greater thickness of a deposited layer near the edge of the substrate relative to material deposited in the center of the substrate. Non-uniformity of the deposited layers limits yield and productivity of the deposition process, as well as overall performance of the integrated circuits. Additionally, deposited material along the edge of the substrate may be problematic to correctly positioning substrates on robotic transfer mechanisms. If the substrate is not held in a predefined position on the robotic transfer mechanism, the substrate may become damaged or dropped during transfer, or become misaligned when placed in processing equipment resulting in poor processing results.
Therefore, there is a need in the art for a substrate heater assembly for facilitating deposition of uniform material layers on the substrates without depositing material along the substrate's edge during fabrication of integrated circuits in a semiconductor substrate processing system.
Embodiments in accordance with the present invention relate to various techniques which may be employed alone or in combination, to reduce the deposition of material on the bevel of a semiconductor workpiece. In one approach, a shadow ring overlies the edge of the substrate to impede the flow of gases to bevel regions. An inclined geometric feature at the edge of the shadow ring directs the flow of gases toward the wafer in order to maintain thickness uniformity across the wafer while shadowing the edge. In another approach, a substrate heater/support is configured to flow purge gases to the edge of a substrate being supported. These purge gases prevent process gases from reaching the substrate edge and depositing material on bevel regions.
An embodiment of a method in accordance with the present invention for chemical vapor depositing a material upon a workpiece, comprises, positioning a shadow ring featuring an inclined overhang portion overlying edge regions of a substrate supported within a processing chamber, the shadow ring extending a distance of between about 0.8-2.0 mm over the edge regions and separated from the edge regions by a gap of about 0.0045″+/−0.003″. A processing gas is flowed to the chamber, and energy is applied to the chamber to generate a plasma therein, such that reaction of the processing gases results in deposition of a material outside the edge regions.
An alternative embodiment of a method in accordance with the present invention for chemical vapor depositing a dielectric film, comprises, positioning a substrate upon a support within a processing chamber, flowing a purge gas through the support to edge regions of the substrate, and flowing a processing gas to the chamber. Energy is applied to the chamber to generate a plasma therein, such that the purge gas flow impedes a flow of processing gas to the edge regions and inhibits deposition of a dielectric material in the edge regions.
An embodiment of an apparatus in accordance with the present invention for depositing dielectric material on a workpiece, comprises, a vertically moveable substrate support positioned within a processing chamber, an energy source configured to apply energy to the processing chamber in order to generate a plasma therein, and a pumping liner defining an exhaust orifice and a vertical channel. A shadow ring comprising an overhang portion is configured to extend a distance of about 0.8-2.0 mm over the edge regions and be separated from the edge regions by a gap of about 0.0045″+/−0.003″ when the substrate support rises to engage the shadow ring.
A further understanding of embodiments in accordance with the present invention can be made by way of reference to the ensuing detailed description taken in conjunction with the accompanying drawings.
FIGS. 8E-F show simplified plan views illustrating various dimensions of one embodiment of a shadow ring in accordance with the present invention for use in conjunction with a substrate having a diameter of 300 mm.
FIGS. 8G-H show simplified cross-sectional views illustrating other dimensions of the embodiment of the shadow ring shown in FIGS. 8E-F.
FIGS. 10AA-10EA shows simplified schematic views of shadow rings having different compositions and shapes.
FIGS. 10AB-10EB plot thickness of deposited material versus radial distance for the shadow rings of FIGS. 10AA-EA, respectively.
FIGS. 15A-F show simplified cross-sectional views of process steps for forming polysilicon features on a substrate.
FIGS. 15BA-DA and 15FA show cross-sectional electron micrographs of the respective steps for forming the polysilicon features.
The reliable formation of high aspect ratio features with desired critical dimensions requires precise patterning and subsequent etching of the substrate. A technique sometimes used to form more precise patterns on substrates is photolithography. The technique generally involves the direction of light energy through a lens, or “reticle,” and onto the substrate.
In conventional photolithographic processes, a photoresist material is first applied on a substrate layer to be etched. In the context of optical resists, the resist material is sensitive to radiation or “light energy,” such as ultraviolet or laser sources. The resist material preferably defines a polymer that is tuned to respond to the specific wavelength of light used, or to different exposing sources.
After the resist is deposited onto the substrate, the light source is actuated to emit ultraviolet (UV) light or low X-ray light, for example, directed at the resist-covered substrate. The selected light source chemically alters the composition of the photoresist material. However, the photoresist layer is only selectively exposed. In this respect, a photomask, or “reticle,” is positioned between the light source and the substrate being processed.
The photomask is patterned to contain the desired configuration of features for the substrate. The patterned photomask allows light energy to pass therethrough in a precise pattern onto the substrate surface. The exposed underlying substrate material may then be etched to form patterned features in the substrate surface while the retained resist material remains as a protective coating for the unexposed underlying substrate material. In this manner, contacts, vias, or interconnects may be precisely formed.
The material underlying the developed photoresist film may comprise various materials, such as silicon dioxide (SiO2) and carbon-doped silicon oxide. A dielectric anti-reflective coating (DARC) may also underlie the developed photoresist film, and this DARC may comprise silicon oxynitride (SiON) and silicon nitride (Si3N4). Hafnium dioxide (HfO2) may also be present underneath the developed photoresist film.
More recently, an effective carbon-based film has been developed by Applied Materials, Inc. of Santa Clara, Calif. That film is known as Advanced Patterning Film™, or “APF.” APF™ generally comprises films of SiON and amorphous carbon, or “α-carbon.”
Details regarding formation of the APF™ film may be found in U.S. Pat. No. 6,573,030, incorporated by reference herein for all purposes. Details regarding formation of a gate structure of a field effect transistor (FET) utilizing the APF film may be found in published U.S. patent application No. 2004/0058517, incorporated by reference herein for all purposes. Details regarding a process kit for depositing the APF™ film may be found in co-pending U.S. nonprovisional patent application Ser. No. 10/322,228, filed Dec. 17, 2002 and incorporated by reference herein for all purposes.
The amorphous carbon layer is generally deposited by plasma enhanced chemical vapor deposition (PECVD) of a gas mixture comprising a carbon source. The gas mixture may be formed from a carbon source that is a liquid precursor or a gaseous precursor. Preferably, the carbon source is a gaseous hydrocarbon. For example, the carbon source may be propylene (C3H6). The injection of C3H6 is accompanied by the generation of an RF plasma within the process chamber. The gas mixture may further comprise a carrier gas, such as helium (He) or Argon (Ar). The carbonaceous layer may be deposited to a thickness of between about 100 Å and about 20,000 Å, depending upon the application.
The process of depositing a carbon-based (or “organic”) film such as APF™, carbon-containing silicon oxide, or DARC at high deposition rates, for example deposition rates greater than 2,000 A/min, may result in uneven deposition at the wafer bevel regions as compared with central wafer regions. If not completely removed by subsequent O2 ashing steps, the additional material at the wafer edges can flake off and give rise to wafer contamination. Accordingly, formation of carbon-containing films such as APF™ by PECVD is preferably accomplished utilizing an embodiment of a shadow ring in accordance with the present invention.
FIGS. 15A-F show simplified cross-sectional views of process steps for forming polysilicon features on a substrate. FIGS. 15BA-FA show cross-sectional electron micrographs of the respective steps for forming the polysilicon features.
As shown in
Amorphous carbon layer 1504 serves has a hardmask, and may also serve as an anti-reflective coating. DARC 1506 serves to facilitate focusing of light incident during the photolithography process, upon a precise depth of field. Both the {acute over (α)}-C layer 1504 and the DARC layer 1506 are deposited utilizing chemical vapor deposition techniques. And, as described further below, CVD of both {acute over (α)}-C layer 1504 and DARC layer 1506 both result in formation of material of additional thickness on wafer bevel regions, which can in turn result in contamination and other issues.
As further shown in
FIGS. 15C-FA illustrate further steps of the process, wherein the developed photoresist 1510 is trimmed (FIGS. 15C-CA), portions of DARC 1506 not masked by photoresist 1510 are removed (FIGS. 15D-DA), and portions of {acute over (α)}-C layer 1504 not masked by photoresist 1510 and DARC 1506 are removed (
During initial stage of the process shown and described in connection with
Accordingly, embodiments of the present invention relate to techniques which may be employed to reduce or eliminate the deposition of material on the bevel of a semiconductor workpiece. In one approach, a shadow ring overlies the edge of the substrate to impede the flow of gases to bevel regions. An inclined geometric feature on the edge of the shadow ring directs the flow of gases toward the wafer in order to maintain thickness uniformity across the wafer while the wafer edge is shadowed. In another approach, a substrate heater/support is configured to flow purge gases to the edge of a substrate being supported. These purge gases prevent process gases from reaching the substrate edge and depositing material on bevel regions.
Exemplary Processing System
The system 100 generally includes multiple distinct regions. The first region is a front end staging area 102. The front end staging area 102 supports wafer cassettes 109 pending processing. The wafer cassettes 109, in turn, support substrates or wafers 113. A front end wafer handler 118, such as a robot, is mounted on a staging platform adjacent to wafer cassette turntables. Next, the system 100 includes a loadlock chamber 120. Wafers 113 are loaded into and unloaded from the loadlock chamber 120. Preferably, the front end wafer handler 118 includes a wafer mapping system to index the substrates 113 in each wafer cassette 109 in preparation for loading the substrates 113 into a loadlock cassette disposed in the loadlock chamber 120. Next, a transfer chamber 130 is provided. The transfer chamber 130 houses a wafer handler 136 that handles substrates 113 received from the loadlock chamber 120. The wafer handler 136 includes a robot assembly 138 mounted to the bottom of the transfer chamber 130. The wafer handler 136 delivers wafers through sealable passages 136. Slit valve actuators 134 actuate sealing mechanisms for the passages 136. The passages 136 mate with wafer passages 236 in process chambers 140 (shown in
A back end 150 is provided for housing various support utilities (not shown) needed for operation of the system 100. Examples of such utilities include a gas panel, a power distribution panel, and power generators. The system can be adapted to accommodate various processes and supporting chamber hardware such as CVD, PVD, and etch. The embodiment described below will be directed to a system employing a 300 mm APF deposition chamber. However, it is to be understood that other processes and chamber configurations are contemplated by the present invention.
Exemplary Processing Chamber
The chamber 200 has a body 202 that defines an inner chamber area. Separate processing regions 218 and 220 are provided Each chamber 218, 220 has a pedestal 228 for supporting a substrate (not seen) within the chamber 200. The pedestal 228 typically includes a heating element (not shown). Preferably, the pedestal 228 is movably disposed in each processing region 218, 220 by a stem 226 which extends through the bottom of the chamber body 202 where it is connected to a drive system 203. Internally movable lift pins (not shown) are preferably provided in the pedestal 228 to engage a lower surface of the substrate. Preferably, a support ring (not shown) is also provided above the pedestal 228. The support ring may be part of a multi-component substrate support assembly that includes a cover ring and a capture ring. The lift pins act on the ring to receive a substrate before processing, or to lift the substrate after deposition for transfer to the next station.
Each of the processing regions 218, 220 also preferably includes a gas distribution assembly 208 disposed through a chamber lid 204 to deliver gases into the processing regions 218, 220. The gas distribution assembly 208 of each processing region normally includes a gas inlet passage 240 which delivers gas into a shower head assembly 242. The showerhead assembly 242 is comprised of an annular base plate 248 having a blocker plate 244 disposed intermediate a face plate 246. The showerhead assembly 242 includes a plurality of nozzles (shown schematically at 248 in
The support pedestal 228 comprises a substrate heater assembly 348, a base plate 352, and a back plane assembly 354. The back plane assembly 354 is coupled to a source 322 of substrate bias power, a controlled heater power supply 338, and a source 336 of a backside gas (e.g., helium (He)), as well as to a lift pin mechanism 356. During substrate processing, the support pedestal 228 supports a substrate 312 and controls the temperature and biasing of the substrate. The substrate 312 is generally a standardized semiconductor wafer, for example a 200 mm or 300 mm wafer.
The substrate heater assembly 348 comprises a body (heater member 332) and heater member 332 further comprises a plurality of embedded heating elements 358, a temperature sensor (e.g., thermocouple) 360, and a plurality of radio-frequency (RF) electrodes 362.
The embedded heating elements 358 are coupled to the heater power supply 338. The temperature sensor 360 monitors, in a conventional manner, the temperature of the heater member 332. The measured temperature is used in a feedback loop to regulate the output of the heater power supply 338.
The embedded RF electrodes 362 couple the source 322 to the substrate 312, as well as to a plasma of the process gas mixture in the reaction volume. The source 322 generally comprises a RF generator 324 and a matching network 328. The generator 324 generally is capable of producing up to 5000 W of continuous or pulsed power at a frequency is a range from about 50 kHz to 13.6 MHz. In other embodiments, the generator 324 may be a pulsed DC power generator.
The temperature of the substrate 312 is controlled by stabilizing a temperature of the heater member 332. In one embodiment, the helium gas from a gas source 336 is provided via a gas conduit 366 to grooves (or, alternatively, positive dimples) 330 (shown using broken lines in
The chamber body 402 is preferably fabricated from an aluminum oxide or other ceramic compound. Ceramic material is preferred due to its low thermal conductivity properties. The chamber body 402 may be cylindrical or other shape. The exemplary body 402 of
As noted, the body 402 is configured to support a series of liners and other interchangeable processing parts. These processing parts are generally disposable, and come as part of a “process kit” 40 specific for a particular chamber application or configuration. A process kit may include a top pumping liner, a middle liner, a lower liner, a gas distribution plate, a gas diffuser plate, a heater, a shower head, or other parts. Certain liners may be formed integrally; however, it is preferred in some applications to provide separate liners that are stacked together to allow thermal expansion between the liners.
A substrate is not shown within the hollow chamber 404. However, it is understood that a substrate is supported within the hollow chamber 404 on a pedestal, such as pedestal 228 of
Certain parts of a process kit 40 for a deposition chamber are visible in
The first item of equipment seen in the view of
An RF power is supplied to the gas box 472. This serves to generate plasma from the processing gases. A constant voltage gradient 474 is disposed between the gas box 472 and the gas input 476. The constant voltage gradient 474, or “CVG,” controls the power level as the gas moves from the gas box 472 towards the grounded pedestal within the processing area 404.
Immediately below the top cover 470 is a blocker plate 480. The blocker plate 480 defines a plate concentrically placed below the top cover 470. The blocker plate 480 includes a plurality of bolt holes 482. The bolt holes 482 serve as a through-opening through which screws or other connectors may be placed for securing the blocker plate 480 to the top cover 470. A spacing is selected between the blocker plate 480 and the top cover 470. Gas is distributed in this spacing during processing, and then delivered through the blocker plate 480 by means of a plurality of perforations 484. In this way, processing gases may be evenly delivered into the processing area 404 of the chamber 400. The blocker plate 480 also provides a high pressure drop for gases as they are diffused.
Below the blocker plate 480 is a shower head 490. The shower head 490 is concentrically placed below the top cover 470. The shower head 490 includes a plurality of nozzles (not seen) for directing gases downward onto the substrate (not seen). A face plate 496 and isolator ring 498 are secured to the shower head 490. The isolator ring 490 electrically isolates the shower head 490 from the chamber body 402. The isolator ring 498 is preferably fabricated from a smooth and relatively heat resistant material, such as Teflon or ceramic.
Disposed below the shower head 490 is a top liner, or “pumping liner” 410. In the embodiment of
Turning to the enlarged cross sectional views of
The pumping liner 410 defines a circumferential body 410′, and serves to hold a plurality of pumping ports 412. In the arrangement of
Returning to
Looking again at
It is to be noted that the interlocking relationship between the upper lip 414 of the pumping liner 410 and the upper shoulder 424 of the C-channel liner 420 is illustrative only. Likewise, the interlocking relationship between the lower shoulder 416 of the pumping liner 410 and the lower lip 426 of the C-channel liner 420 is illustrative only. In this respect, it is within the scope of the present invention to include any interlocking arrangement between the pumping liner 410 and the C-channel liner 420 to inhibit parasitic pumping of processing, cleaning or etch gases. For example, and not by way of limitation, both the upper lip 414 and the lower shoulder 416 of the pumping liner 410 could be configured to extend outwardly from the radius of the top liner 410. In such an arrangement, the lower lip 426 of the C-channel liner 420 would be reconfigured to interlock with the lower shoulder 416 of the pumping liner 410.
In the process kit 40 arrangement of
As indicated from the cutaway perspective view provided in
To further limit parasitic pumping at the area of the pumping port liners 442, 444, a seal member 427 is provided at the interface between the C-channel liner 420 and the upper pumping port liner 442, and at the interface between the top liner 410 and the upper pumping port liner 442. The seal member is visible at 427 in both
Referring back to
Also visible in
It should be noted at this point that it is within the scope of the present invention to utilize a process kit wherein selected liners are integral to one another. For example, the middle liner 440 could be integrally formed with the bottom liner 450. Similarly, the top liner 410 could be integral to the C-channel liner 420. However, it again is preferred that the various liners, e.g., liners 410, 420, 440 and 450 be separate. This substantially reduces the risk of cracking induced by thermal expansion during heating processes. The employment of a separate but interlocking pumping liner 410 and C-channel liner 420 provides an improved and novel arrangement for a process chamber process kit.
Additional process kit items seen in
It is noted that the filler member 430, like the middle liner 440, is not completely circumferential. In this respect, an open portion is retained in the filler member 430 to provide fluid communication between the two process chambers 404. The pressure equalization port liner 436 controls the fluid communication between the two process areas 404 by defining a sized orifice. The presence of the pressure equalization port liner 436 insures that pressures between the two process areas 404 remain the same.
It is also noted at this point that the filler member 430, the pressure equalization port liner 436, and the upper 442 and lower 444 pumping port liners are preferably coated with a highly smoothed material. An example is a shiny aluminum coating. Other materials provided with a very smooth surface, e.g., less than 15 Ar help reduce deposition accumulating on the surfaces. Such smooth materials may be polished aluminum, polymer coating, Teflon, ceramics and quartz.
To further aide in the reduction of deposition on chamber parts, a slit valve liner 434 is provided along the slit 432. The slit liner 434 is likewise preferably fabricated from a highly smoothed material such as those mentioned above.
It is preferred that during a deposition or etching process, the processing areas 404 be heated. To this end, a heater is provided with the pedestal for supporting wafers. A heater pedestal is seen at 462 in the chamber arrangement 400 of
Referring again to
It is understood that the AFP™ chamber 400 of
It is also noted that carbon builds up on colder surfaces faster than on warmer surfaces. Because of this phenomenon, carbon tends to preferentially build up on the pumping system associated with the deposition chamber. The pumping systems are preferably heated to a temperature greater than 80° C. to reduce preferential build-up. Alternatively, or in addition, a cold trap can be integrated into the pumping system to collect unreacted carbon by-product. The cold trap can be cleaned or replaced at regular maintenance intervals.
Shadow Ring
The processing kit described above in
As shown in FIGS. 8A-D, shadow ring 880 includes overhanging portion 880a extending for lateral distance X over the edge of wafer 882 supported on heater/support 828 including embedded electrode 862. Shadow ring 880 is configured such that overhanging portion 880a is separated from the wafer 882 by a vertical distance Y.
The center of the upper surface of heater/support 828 defines recessed heater 828b configured to receive end position wafer 882. A detailed description of one embodiment of a “tight pocket” heater (“TP Htr”) design may be found in nonprovisional U.S. patent application Ser. No. 10/684,054, filed Oct. 10, 2003 and incorporated by reference herein for all purposes.
The edge of the upper surface of heater/support 828 defines recess 828a that is configured to receive vertical tab 880c projecting from the underside of ring 880. Mating between vertical tab 880c and recess 828c helps align shadow ring on heater/support 828.
Heater/support 828 also features tab 880d projecting in the horizontal direction from its edge. Modified pumping liner 810 defines channel 810a configured to receive tab 880d, thereby allowing movement of shadow ring 880 in the vertical direction.
Specifically, wafer 882 is initially loaded onto heater/support 828, where pocket 828b ensures the specific positioning of the wafer thereon. Next, heater/support 828 rises, such that recess 828c engages and mates with vertical tabs 880c on the underside of shadow ring 880, thereby ensuring proper alignment between the shadow ring and the wafer positioned within the pocket.
Once the wafer heater/support has risen to the processing position, gases are flowed into the chamber through an overlying showerhead (not shown), and reactive by-products exhausted through orifices (not shown) in modified pumping liner 810.
Upon completion of deposition, wafer heater/support 828 is lowered, and tab 880d of shadow ring 880 comes to rest on the lip defined by the bottom of vertical channel defined by the pumping liner 810. Once disengaged from shadow ring 880, wafer heater/support continues to lower in order to make the wafer available for transfer to the next processing stage.
The chemical vapor deposition of APF™ and other materials may take place in conjunction with the formation of an energized plasma. The presence of this plasma in the processing chamber can create a sufficient potential difference between the wafer and the overlying shadow ring to give rise to arcing events that can damage the wafer.
Accordingly, embodiments of shadow rings of the present invention should be designed to balance the need to avoid bevel deposition against the need to minimize such arcing events. FIGS. 8E-F show simplified plan views illustrating various dimensions (in inches) of one embodiment of a shadow ring in accordance with the present invention, for use in the deposition of APF™ material upon a 300 mm diameter substrate. FIGS. 8G-H show simplified cross-sectional views illustrating dimensions of the embodiment of the shadow ring of FIGS. 8E-F.
Typically, the deposition of APF™ material involves the application of RF power to the chamber of between about 800-1200 W for a wafer having a diameter of 200 mm, and between about 1400-1800 W for a wafer having a diameter of 300 mm. The lateral overhang distance X may range from between about 0.8-2.0 mm, and the vertical spacing distance Y may be 0.0045″ to +/−0.003″. The precise optimal dimensional ranges may vary for other embodiments of shadow rings configured to inhibit deposition of material on the wafer bevel under different conditions.
Embodiments of shadow rings in accordance with the present invention may assume a variety of shapes, be constructed from different materials, and maintained at different electrical states. The following TABLE summarizes the results of depositing of a dielectric anti-reflective coating (DARC) of silicon oxynitride upon a 300 mm diameter wafer, utilizing shadow rings exhibiting the physical characteristics shown in simplified cross-section in FIGS. 10AA-10AE.
The DARC material was formed by plasma-assisted chemical vapor deposition involving silane, N2O, and helium gases. FIGS. 10AB-10EB plot thickness of deposited material versus radial distance for the shadow rings of FIGS. 10AA-EA, respectively.
The TABLE and FIGS. 10AB-10EB reveal that the highest mean uniformity of the deposited DARC layer was achieved with the inclined anodized aluminum shadow ring of
Utilizing an inclined anodized aluminum shadow ring modified to extend further over the wafer periphery (
The composition and electrical state of the shadow ring may also affect the quality of deposition of material. Deposition utilizing each of the shadow rings of FIGS. 10AA-10CA occurred utilizing a shadow ring comprising conductive anodized aluminum in electrical communication with ground. By contrast, deposition utilizing the shadow rings of FIGS. 10D-E occurred utilizing a shadow ring comprising a dielectric material—aluminum oxide (Al2O3).
While embodiments of shadow rings in accordance with the present invention may comprise conducting or dielectric materials, a grounded shadow ring bearing at least an electrically conducting surface may improve uniformity of deposited material. Specifically, such a grounded conducting shadow ring would not substantially alter the shape of the electromagnetic field overlying the wafer surface. In this manner, a grounded conducting shadow ring could serve as a purely physical barrier to deposition of material on wafer bevel portions. By contrast, a shadow ring comprising dielectric material could alter the shape of the electromagnetic field overlying edge regions of the wafer, thereby affecting uniformity of the plasma and the material deposited therefrom.
Embodiments of shadow rings in accordance with the present invention may be constructed from a variety of materials. Examples of such materials include aluminum, anodized aluminum, aluminum oxide, aluminum nitride, quartz, and other materials such as alloys of nickel such as ICONEL™ and Hasteelloy. In accordance with certain embodiments, a shadow ring may comprise a composite of materials, for example a dielectric core bearing a conductive surface such as nickel formed by electroplating and/or flame spraying.
Finally, use of an extended aluminum oxide shadow ring having a blunt, rather than inclined, end (
Embodiments in accordance with the present invention are not limited to the specific support mechanism shown in FIGS. 8A-D.
Embodiments of shadow rings in accordance with the present invention may include other types of features. For example, as described above, the wafer heater heater/support includes an embedded electrode. This embedded electrode is responsible for generating an electrical field that imparts directionality to charged species present within the reaction chamber.
As also shown in
As further shown in
Therefore, an alternative embodiment of a shadow ring in accordance with the present invention features gaps between the overhang portion and the edge portion in order to help maintain uniformity of the electric field over the wafer edge.
Webbed shadow ring 980 is similar to that shown in FIGS. 8A-D, and features horizontal tabs 980a and vertical tabs 980b configured to mate with recessed features of pumping liner 910 and wafer support 928, respectively. However, webbed shadow ring 980 features gaps 980c between overhang portion 980d and edge portions 980e, with portions 980d and 980e maintained in physical contact by intervening spar portions 980f.
Use of a shadow ring of the type shown in
The presence of the projection may also establish electrical contact between the shadow ring and the underlying wafer. By maintaining the shadow ring and the wafer at the same electrical potential, unwanted arcing events between the shadow ring and the wafer giving rise to processing nonuniformity may be reduced or eliminated.
Projection 1380b is designed to contact substrate 1382 only in excluded edge regions 1382a. Thus any possible contamination arising from physical contact between the shadow ring 1380 and the underlying wafer 1382 should not affect wafer yield.
In accordance with one embodiment of the present invention, a shadow ring for deposition of material on a 300 mm wafer comprised AlN having three projections of a diameter of 0.05″+/−0.01″ and a height of 0.0045″, with a tolerance between +0.0002″ and −0.0001″. An embodiment of a shadow ring in accordance with the present invention would feature at least three projections, with a greater number possible.
Edge Purge Heater
The processing kit described above may be modified in accordance with embodiments of the present invention to feature an edge purge heater feature. This involves a heater structure modified to flow purge gases to edge portions of the substrate in order to inhibit deposition of material on bevel portions.
FIGS. 14A-B show heater/support 1400 located in chamber 1402 underneath gas distribution showerhead 1404. Substrate 1406 is positioned upon support 1400 within a pocket defined by a surrounding edge ring 1408. Heater 1400 is configured to include channel 1400a for flowing purge gases 1410 to the base of edge ring 1408, between edge ring 1408 and the edge of the substrate. By directing an outward flow of purge gas along the wafer edge, the flow of processing gas to edge/bevel regions of the substrate is impeded, and deposition of materials in these edge regions lessened or eliminated.
While the above description has focused upon use of the referenced techniques to reduce deposition of a layer of silicon oxynitride DARC or APF™ on the bevel of a wafer, embodiments in accordance with the present invention are not limited to this particular application. For example, films exhibiting a low dielectric constant (K) have found increasing use in such applications as shallow trench isolation (STI), pre-metal dielectric (PMD), and inter-metal dielectric (IMD).
The formation of such low K films may involve the deposition of silicon oxide incorporating substantial amounts of carbon. One such low K film is known as BLACK DIAMOND™ sold by Applied Materials, Inc. of Santa Clara, Calif.
Another type of low K film features carbon-containing molecules as porogens in as-deposited form. Annealing subsequent to deposition liberates the porogens, leaving behind nanopores which reduce the dielectric constant of the film. One example of such a nanoporous film is described in U.S. Pat. No. 6,541,367, incorporated by reference herein for all purposes.
Enhanced deposition on the wafer bevel has been observed during the plasma-assisted CVD formation processes for both of these films. Embodiments of methods and apparatuses in accordance with the present invention may therefore be utilized to reduce bevel deposition of these and other types of carbon-containing low K films.
While the above is a complete description of specific embodiments of the present invention, various modifications, variations, and alternatives may be employed. These equivalents and alternatives are included within the scope of the present invention. Therefore, the scope of this invention is not limited to the embodiments described, but is defined by the following claims and their full scope of equivalents.
This nonprovisional patent application claims priority from U.S. provisional patent application No. 60/550,530, filed Mar. 5, 2004, and from U.S. provisional patent application No. 60/575,621, filed May 27, 2004, both of which are incorporated by reference in their entirety herein for all purposes.
Number | Date | Country | |
---|---|---|---|
60550530 | Mar 2004 | US | |
60575621 | May 2004 | US |