Claims
- 1. A hetero-junction bipolar transistor comprising:
- a collector layer, composed of a single crystalline compound semiconductor having a first conductivity type;
- a base layer composed of a single crystalline compound semiconductor having a second conductivity type opposite to said first conductivity type, formed on said collector layer;
- a surface protection layer, composed of a single crystalline compound semiconductor formed on said base layer, having an opening to expose part of said base layer, and having a wider forbidden band width than that of said base layer;
- an emitter layer, formed on said base layer within said opening, an upper surface of the emitter layer having a larger area than that of a lower surface of the emitter layer, the emitter layer being composed of a single crystalline compound semiconductor of said first conductivity type and having a wider forbidden band width than that of said base layer;
- an emitter electrode, having a larger area than that of said lower surface of said emitter layer, and being electrically connected to said upper surface of said emitter layer;
- a base electrode electrically connected to said base layer; and
- a collector electrode electrically connected to said collector layer.
- 2. A hetero-junction bipolar transistor designated in claim 1, further comprising:
- a base leadout electrode formed on an upper surface of said surface protection layer;
- a first insulating film formed on said base leadout electrode; and
- a second insulating film formed on an inside wall of said base leadout electrode and said first insulating film.
- 3. A hetero-junction bipolar transistor designated in claim 2, wherein a first junction between said collector layer and said base layer has a larger area than that of a second junction between said base layer and said emitter layer, wherein said surface protection layer has said second conductivity type, and wherein said base electrode is formed on an upper surface of said surface protection layer.
- 4. A hetero-junction bipolar transistor designated in claim 3, wherein said collector layer is disposed on a substrate composed of a single crystalline compound semiconductor.
- 5. A hetero-junction bipolar transistor designated in claim 4, wherein a collector electrode is disposed on a rear surface of said substrate, said collector layer being disposed on a front surface of the substrate, opposite to the rear surface.
Priority Claims (1)
Number |
Date |
Country |
Kind |
4-249192 |
Sep 1992 |
JPX |
|
Parent Case Info
This application is a continuation of application Ser. No. 08/123,070, filed Sep. 17, 1993, now abandoned.
US Referenced Citations (7)
Foreign Referenced Citations (3)
Number |
Date |
Country |
1-57665 |
Mar 1989 |
JPX |
1251661 |
Jun 1989 |
JPX |
3-270271 |
Dec 1991 |
JPX |
Non-Patent Literature Citations (2)
Entry |
"Double Heterojunction GaAs-GaAlAs Bipolar Hamsistors Grown by MOCVD For Emitter Coupled Logic"; Dubon et al, IEEE 1983; IEDM pp. 689-693. |
Boylestad et al.--"Electronic Devices and Circuit Theory, " 1982; p. 586. |
Continuations (1)
|
Number |
Date |
Country |
Parent |
123070 |
Sep 1993 |
|