Claims
- 1. A buffer generating a differential output, the differential output having first and second outputs each of the outputs having a corresponding input comprising:a plurality of current paths, each of the current paths coupled to one of the first and second outputs; and a steering circuit steering current through at least one of the current paths, the steering circuit steering current based on the state of the outputs and the state of the inputs, such that a plurality of current sources are coupled to the output that is pulled low for substantially the duration that the corresponding input for that output is held low.
- 2. The buffer of claim 1, wherein each of the plurality of current paths comprises a transistor, an operational state of each transistor controlling a conductance of the respective current path.
- 3. The buffer of claim 1, wherein the steering circuit comprises a plurality of steering transistors, operational states of the steering transistors controlling flow of current through the current paths.
- 4. The buffer of claim 3, wherein the operational states of the steering transistors are controlled by the inputs and the outputs of the buffer.
CROSS-REFERENCE TO RELATED APPLICATION
The present application is a continuation application of U.S. patent application Ser. No. 09/345,885, filed Jul. 1, 1999, U.S. Pat. No. 6,366,140 entitled “HIGH BANDWIDTH CLOCK BUFFER”, the disclosure of which is incorporated by reference.
US Referenced Citations (12)
Foreign Referenced Citations (1)
| Number |
Date |
Country |
| 02 071612 |
Mar 1990 |
JP |
Non-Patent Literature Citations (1)
| Entry |
| SASAKI, et al., “A New Emitter-Follower Circuit for High-Speed and Low-Power ECL,” IEICE Trans. Electron. vol. E78-C No. 4, pp. 374-379, Apr. 1995. |
Continuations (1)
|
Number |
Date |
Country |
| Parent |
09/345885 |
Jul 1999 |
US |
| Child |
10/099668 |
|
US |