Claims
- 1. A high breakdown voltage semiconductor device, comprising:
- a semiconductor substrate;
- an active layer including a high resistivity semiconductor layer formed on said substrate with an insulating layer interposed therebetween;
- a first impurity region of the first conductivity type formed in said active layer;
- a second impurity region of a second conductivity type formed in the active layer;
- a third impurity region of the second conductivity type formed in said active layer and having an impurity concentration higher than that of the second impurity region;
- a first electrode being in ohmic contact with said first impurity region; and
- a second electrode being in Schottky contact with the second impurity region and in ohmic contact with the third impurity region.
- 2. The semiconductor device according to claim 1, which further comprises a fourth impurity region of the first conductivity type formed in said first impurity region and having an impurity concentration higher than that of the first impurity region, a fifth impurity region of said second conductivity type formed in the first impurity region having an impurity concentration higher than that of the first impurity region.
- 3. The semiconductor device according to claim 2, wherein said fourth and fifth impurity regions are alternately arranged to form a radial configuration in a curved portion at an end portion of said first impurity region.
- 4. The semiconductor device according to claim 1, wherein said third impurity region is formed of a plurality of sub regions radially arranged a predetermined distance apart from each other.
- 5. The semiconductor device according to claim 1, wherein said second impurity region has an impurity diffusion depth of at least 2 .mu.m.
- 6. The semiconductor device according to claim 2, wherein said fourth and fifth impurity regions are alternately arranged along a direction in which said first impurity region extends.
- 7. A high breakdown voltage semiconductor device, comprising:
- a semiconductor substrate;
- an active layer including a high resistivity semiconductor layer formed on said substrate with an insulating layer interposed therebetween;
- a first impurity region of the first conductivity type formed in said active layer;
- a second impurity region of a second conductivity type formed in the active layer;
- a third impurity region of the second conductivity type formed in said active layer and having an impurity concentration higher than that in the second impurity region;
- a first electrode being in contact with said first impurity region; and
- a second electrode being in contact with the second impurity region and the third impurity region,
- wherein an impurity concentration in a surface of said second impurity region is not higher than 1.0.times.10.sup.18 cm.sup.3.
- 8. The semiconductor device according to claim 7, which further comprises a fourth impurity region of the second conductivity type formed in said first impurity region and having an impurity concentration higher than that in the first impurity region, a fifth impurity region of said second conductivity type formed in the first impurity region and having an impurity concentration higher than that in the first impurity region.
- 9. The semiconductor device according to claim 8, wherein said fourth and fifth impurity regions are radially arranged alternatively in a curved portion at the end of said first impurity region.
- 10. The semiconductor device according to claim 7, wherein said third impurity region is formed of a plurality of sub regions radially arranged a predetermined distance apart from each other in the end portion of said second impurity region.
- 11. The semiconductor device according to claim 7, wherein said second impurity region has an impurity diffusion depth of at least 2 .mu.m.
- 12. The semiconductor device according to claim 8, wherein said fourth and fifth impurity regions are alternately arranged along a direction in which said first impurity region extends.
- 13. A high breakdown voltage semiconductor device, comprising:
- a semiconductor substrate;
- an active layer including a high resistivity semiconductor layer formed on said substrate with an insulating layer interposed therebetween;
- a first impurity region of the first conductivity type formed in said active layer;
- a second impurity region of a second conductivity type formed in the active layer;
- a first electrode being in contact with the first impurity region; and
- a second electrode being in contact with the second impurity region,
- wherein an impurity concentration in a surface of said second impurity region is higher than 1.0.times.10.sup.18 cm.sup.-3 and lower than 1.0.times.10.sup.19 cm.sup.-3.
- 14. The semiconductor device according to claim 13, further comprising an insulating layer formed between a part of said second impurity region and said second electrode, a thickness of said insulating layer being not less than 0.5 .mu.m.
- 15. The semiconductor device according to claim 13, further comprising a third impurity region formed in said active layer so as to surround said second impurity region and having an impurity concentration lower than that in the second impurity region.
- 16. A high breakdown voltage semiconductor device, comprising:
- a semiconductor substrate;
- an active layer including a high resistivity semiconductor layer formed on said substrate with an insulating layer interposed therebetween;
- a first impurity region of the first conductivity type formed in said active layer;
- a second impurity region of a second conductivity type formed in the active layer;
- a third impurity region of the second conductivity type formed in said active layer and having an impurity concentration higher than that in the second impurity region;
- a first electrode being in contact with the first impurity region; and
- a second electrode being in contact with the second and third impurity regions,
- wherein an impurity concentration in a surface of said second impurity region is lower than that in the third impurity region, and an impurity concentration of said third impurity region is higher than 1.0.times.10.sup.18 cm.sup.-3 and lower than 1.0.times.10.sup.19 cm.sup.-3.
- 17. The semiconductor device according to claim 16, wherein said second impurity region has an impurity diffusion depth of at least 2 .mu.m.
- 18. The semiconductor device according to claim 16, wherein an impurity concentration of said second impurity region is not higher than 1.0.times.10.sup.18 cm.sup.-3.
- 19. A high breakdown voltage semiconductor device, comprising:
- a semiconductor substrate;
- an active layer including a high resistivity semiconductor layer formed on said substrate with an insulating layer interposed therebetween;
- a first impurity region of the first conductivity type formed contiguous with said active layer;
- a second impurity region of a second conductivity type formed contiguous with the active layer;
- a third impurity region of the second conductivity type formed contiguous with said second impurity region and having an impurity concentration higher than that of the second impurity region;
- a first electrode being in ohmic contact with said first impurity region; and
- a second electrode being in Schottky contact with the second impurity region and in ohmic contact with the third impurity region.
Priority Claims (1)
Number |
Date |
Country |
Kind |
10-036251 |
Feb 1998 |
JPX |
|
Parent Case Info
This application is a continuation of Ser. No. 09/251,489, filed Feb. 17, 1999, now U.S. Pat. No. 5,982,015.
US Referenced Citations (4)
Number |
Name |
Date |
Kind |
5162876 |
Kitagawa et al. |
Nov 1992 |
|
5523610 |
Kudo et al. |
Jun 1996 |
|
5640040 |
Nakagawa et al. |
Jun 1997 |
|
5982015 |
Hirayama et al. |
Nov 1999 |
|
Non-Patent Literature Citations (2)
Entry |
M. Mehrotra, et al., "Comparison of High Voltage Power Rectifier Structures", IEEE, 5.sup.th International Symposium on Power Semiconductor Devices and ICs, (1993), pp. 199-204. |
H. Funaki, et al., "Lateral Soi Diode Design Optimization for High Ruggedness and Low Temperature Dependence of Reverse Recovery Characteristics", Proceedings of 1998 International Symposium on Power Semiconductor Devices & ICs, (1998), pp. 33-36. |
Continuations (1)
|
Number |
Date |
Country |
Parent |
251489 |
Feb 1999 |
|