Claims
- 1. A transistor comprising:
a substrate; source and drain regions located in the substrate and laterally spaced apart to define a channel region; a floating gate located above the channel region, the floating gate comprises a first portion extending in a general horizontal direction, and a second portion extending in a general vertical direction; and a control gate located adjacent to the second portion.
- 2. The transistor of claim 1 wherein the second portion comprises:
a contain-shaped portion; and a contact coupled between the contain-shaped portion and the first portion.
- 3. The transistor of claim 2 wherein the control gate is fabricated substantially within a center opening of the contain-shaped portion.
- 4. A transistor comprising:
a substrate; source and drain regions located in the substrate and laterally spaced apart to define a channel region; a floating gate located above the channel region, the floating gate comprises a vertically extending container having interior and exterior regions; and a control gate located adjacent to the container.
- 5. The transistor of claim 4 wherein the control gate is located inside the interior region of the container.
- 6. The transistor of claim 5 wherein the control gate is also located adjacent to the exterior region of the container.
- 7. The transistor of claim 4 wherein the floating gate further comprises:
a substantially flat portion located over and insulated from the channel region; and a contact vertically extending above the flat portion to the container, wherein the flat portion, contact and container form a common semi-conductive portion.
- 8. The transistor of claim 7 wherein the flat portion, contact and container are fabricated with a polysilicon material.
- 9. The transistor of claim 8 wherein the container is further fabricated with a hemispherical grain (HSG) polysilicon material.
- 10. The transistor of claim 4 wherein the floating gate is used to store a charge such that the transistor can be used as a memory cell.
- 11. A floating gate transistor comprising:
a source; a drain; a horizontally extending channel region between the source and drain; a control gate; and a floating gate located above the channel region, wherein a primary coupling surface of the floating gate to the control gate extends in a substantially vertical direction.
- 12. The floating gate transistor of claim 11 wherein the floating gate has a vertically extending wall insulated from the control gate.
- 13. The floating gate transistor of claim 11 wherein the floating gate has a vertically extending container portion insulated from the control gate.
- 14. The floating gate transistor of claim 11 wherein the floating gate is used to store a charge such that the transistor can be used as a memory cell.
- 15. A flash memory device comprising:
an array of floating gate memory cells; and control circuitry to read, write and erase the floating gate memory cells, wherein the floating gate memory cells comprise,
source and drain regions located in a substrate of the memory device and laterally spaced apart to define a channel region, a floating gate located above the channel region, the floating gate comprises a first portion extending in a general horizontal direction, and a second portion extending in a general vertical direction, and a control gate located adjacent to the second portion.
- 16. The flash memory device of claim 15 wherein the second portion comprises a contain-shaped portion, and a contact coupled between the contain-shaped portion and the first portion.
RELATED APPLICATION
[0001] This is a divisional application of U.S. patent application Ser. No. 10/224,915, filed Aug. 21, 2002, titled “HIGH COUPLING FLOATING GATE TRANSISTOR” and commonly assigned, the entire contents of which are incorporated herein by reference.
Divisions (1)
|
Number |
Date |
Country |
Parent |
10224915 |
Aug 2002 |
US |
Child |
10374289 |
Feb 2003 |
US |