Claims
- 1. A high density semiconductor structure comprising:
- (a) a body of semiconductor material including a stratum of first conductivity type having a substantially planar surface;
- (b) first and second nested regions disposed within said stratum so as to extend from said planar surface to different depths below the surface of said stratum, said first region being of second conductivity type opposite said first conductivity type and disposed within said stratum so as to form a first semiconductor junction therebetween, said second region being of said first conductivity type and nested within said first region to form a second semiconductor junction therebetween, said first region being substantially uniform in thickness and relatively thin as compared to its depth below the surface of said stratum;
- (c) a plurality of third regions of said second conductivity type disposed within said second region in spaced apart relation to form a like plurality of third semiconductor junctions therebetween; and
- (d) contact means connected to said stratum and said regions whereby, upon application of a potential difference forward biasing said first semiconductor junction, said stratum, said first region and said second region form the elements of an injection source transistor, and said first, second and third regions form a plurality of collector-up transistors.
- 2. The invention according to claim 1, wherein said semiconductor body includes a substrate of said second conductivity type and an epitaxial layer thereon constituting said stratum, said first region extending the entire thickness of said epitaxial layer and intersecting said substrate.
- 3. A high density semiconductor structure comprising:
- (a) a body of semiconductor material including a stratum of first conductivity type having a substantially planar surface;
- (b) a pair of first and second nested regions spaced laterally within said stratum, the first and second regions extending from said planar surface to different depths below the surface of said stratum, each of said first regions being of second conductivity type opposite said first conductivity type and disposed within said stratum so as to form a first semiconductor junction therebetween, each of said second regions being of said first conductivity type and nested within a respective one of said first regions to form a second semiconductor junction therebetween, each of said first regions being substantially uniform in thickness and relatively thin as compared to its depth below the surface of said stratum;
- (c) a plurality of third regions of said second conductivity type spaced laterally within each of said second regions to form a like plurality of third semiconductor junctions therebetween; and
- (d) contact means connected to said stratum and said regions whereby, upon application of a potential difference forward biasing each of said first semiconductor junctions, said stratum and each nested first and second regions form the elements of an injection source transistor and each nested first and second regions combined with a respective plurality of said third regions form a plurality of collector-up transistors.
- 4. The invention according to claim 3, and further including a surface region of said second conductivity type extending partly into said stratum and intersecting peripheral portions of the two adjacent first regions of said pair.
- 5. A high density semiconductor structure comprising:
- (a) a body of semiconductor material including a a substrate and an epitaxial layer thereon having a substantially planar surface, said epitaxial layer being of first conductivity type and said substrate being of second conductivity type opposite said first conductivity type;
- (b) first, second and third nested regions disposed within said epitaxial layer so as to extend from said planar surface to varying depths below the surface of said epitaxial layer, said first region being of said second conductivity type and disposed within said epitaxial layer so as to form a first semiconductor junction therebetween, said first region extending the entire thickness of said epitaxial layer and intersecting said substrate, said second region being of said first conductivity type and nested within said first region to form a second semiconductor junction therebetween, and said third region being of said second conductivity type and nested within said second region to form a third semiconductor junction therebetween, said first region being substantially uniform in thickness and relatively thin as compared to its depth below the surface of said epitaxial layer; and
- (c) contact means connected to said epitaxial layer and said regions whereby, upon application of a potential difference forward biasing said first semiconductor junction, said epitaxial layer, said first region and said second region form the elements of an injection source transistor and said first, second, and third regions form the elements of a collector-up transistor.
- 6. The invention according to claim 5 wherein said contact means comprises contacts made at the surface to said epitaxial layer, said second region, and said third region, and a contact made to said substrate at a region spaced from said epitaxial layer.
- 7. The invention according to claim 5 wherein a plurality of said third regions are incorporated within single first and second nested regions.
- 8. The invention according to claim 5 wherein said body of semiconductor material contains a plurality of said nested regions laterally spaced therein, and further including isolation means interposed between adjacent nested regions.
- 9. The invention according to claim 8, wherein said isolation means includes a region of second conductivity type disposed between adjacent nested regions and extending the entire depth of said epitaxial layer and intersecting said substrate.
- 10. A high density semiconductor structure comprising:
- (a) a body of semiconductor material including a a substrate of first conductivity type and an epitaxial layer thereon of said first conductivity type having a substantially planar surface;
- (b) first, second and third nested regions disposed within said epitaxial layer so as to extend from said planar surface to varying depths below the surface of said epitaxial layer, said first region being of second conductivity type and disposed within said epitaxial layer so as to form a first semiconductor junction therebetween, said second region being of said first conductivity type and nested within said first region to form a second semiconductor junction therebetween, and said third region being of said second conductivity type and nested within said second region to form a third semiconductor junction therebetween, said first region being substantially uniform in thickness and relatively thin as compared to its depth below the surface of said epitaxial layer;
- (c) a buried layer of said first conductivity type intersecting said substrate, said epitaxial layer and said first region, said epitaxial layer being more lightly doped than said substrate and said buried layer; and
- (d) contact means connected to said epitaxial layer and said regions whereby, upon application of a potential difference forward biasing said first semiconductor junction, said epitaxial layer, said first region and said second region form the elements of an injection source transistor, and said first, second and third regions form the elements of a collector-up transistor.
- 11. The invention according to claim 10, and further including at least one additional region of second conductivity type extending from said planar surface and contacting said epitaxial layer, said first region and said second region.
Parent Case Info
This is a continuation, of application Ser. No. 622,714 filed Oct. 15, 1975, and now abandoned.
US Referenced Citations (6)
Continuations (1)
|
Number |
Date |
Country |
Parent |
622714 |
Oct 1975 |
|