Dermot MacSweeney et al., Modeling of Lateral Bipolar Devices in a CMOS, IEEE BCTM 1.4, 4 pages. |
*J.J. Ebers, Four-Therminal P-N-P-N Transistors, Proceedings of IRE, Nov. 1952, p. 1361-4. |
*I.T. Ho et al, Single Thyristor Static Memory and its Fabrication, vol. 23, No. 3, 1980. |
*B.L. Gregory et al, Latchup in CMOS Integrated Circuits, Sandia Laboratories, p. 12-18. |
*S.M. Sze, Physics of Semiconductor Devices, Second Edition, A Wiley Interscience Pub. |
*S.D. Malaviya, Single Device DC Stable Memory Cell, IBM Technical Disclosure Bulletin, vol. 20, No. 9, pp. 3492-94, Nov. 1978. |
*D.L. Hetherington et al, Anintegrated GaAs N-P-N-P Thyristor/JET Memory Cell Exhibiting Nondestructive Read, IEEE Electron Device Letters, vol. 13, No. 9, Sep. 1992. |
*S.V. Vandebroek et al, High-gain Lateral Bipolar Action in a MOSFET Structure, IEEE Transactions on Electron Devices, vol. 38, No. 11, Nov. 1991. |