The invention relates to high-efficiency amplifiers and methods.
Power amplifiers account for a significant portion of the capital and operational expense in current wireless base station designs. One method of reducing this expense is to increase the overall efficiency of these amplifiers. In order to obtain high-efficiency amplifiers, one approach which has been tried is to modulate the amplifier's PSU (power supply unit) in order to track the input envelope of the modulated signal. This in turn requires that one must have a high-efficiency PSU which supports the desire to modulate the PSU, while at the same time, does not introduce any impairments into the main signal path.
A number of high-efficiency architectures have been proposed, particularly in the audio field. However, these architectures typically consist of a single phase and are not capable of supporting the power levels and input bandwidths required for RF applications.
Improvements in efficiency of power amplifiers would benefit low-frequency, high-frequency and radio-frequency amplifier applications.
Sigma-Delta modulation allows noise shaping such that the noise of the modulated signal lies mostly out-of-band. Filtering off the out-of-band noise substantially restores the original signal. See for example Sharp “An Overview of Sigma-Delta Converters”, (IEEE Signal Processing Magazine, January 1996), SM-SX1 Sigma-Delta Audio Amplifier (IEEE Spectrum, March 2000), “Bandpass delta-sigma class-S amplifier”, Electr. Letters, Vol. 36, No. 12, June 2000, “Linear High-Efficiency Microwave Power Amplifiers Using Bandpass Delta-Sigma Modulators”, Jayaraman et al., IEEE Micr. & Guided Wave Letters, Vol. 8, No. 3, March 1998, “Linear Amplification by Sampling Techniques: A new application for Delta Coders”, Cos, IEEE Trans. Comm., Vol. Com-23, No. 8, August 1975. Conventional applications for Sigma-Delta modulation have focussed on analog inputs, and have produced single-bit outputs only. Single bit systems require a very high over-sampling rate to achieve acceptable performance. Multi-bit Sigma-Delta modulators have also been proposed. Sigma-Delta modulation takes an input signal and converts it to an N-level quantized Sigma-Delta signal. The input signal can be in the form of an analog signal or a digital signal.
Power amplifiers account for a significant portion of the capital and operational expense in many systems, for example in current wireless base station designs. Any increase in efficiency has the potential to dramatically decrease both of these expenses.
According to one broad aspect, the invention provides a method comprising: decomposing an input signal into a plurality of two state signals, each two state signal having a respective on level and off level; amplifying each of the plurality of two state signals with a respective switching power amplifier to produce a respective amplified signal;
combining the amplified signals to produce an amplified version of the input signal.
In some embodiments, for each two state signal, the respective on level is sufficient to saturate the respective switching power amplifier. However, saturation is only required in the sense that the conventional understanding of high efficiency amplifiers expects them to saturate. Future implementations of high efficiency or switching amplifiers could conceivably not be required to saturate to achieve high efficiency.
In some embodiments, decomposing the input signal into the plurality of two state signals comprises: processing the signal with an N level Sigma-Delta modulator to produce a quantized signal having N levels, where N≧3; performing a phase splitting function on the quantized signal to produce N−1 signals described here as “phases”, the plurality of two state signals consisting of the N−1 signals.
In some embodiments, decomposing the input signal into the plurality of two state signals is done in a manner which substantially equalizes numbers of switching transitions between the switching power amplifiers.
In some embodiments, decomposing the input signal into the plurality of two state signals is done subject to a minimum on time constraint for each switching power amplifier and/or specified minimum and/or maximum time between transitions.
In some embodiments, decomposing the input signal into the plurality of two state signals is done subject to a minimum on time constraint for each switching power amplifier.
In some embodiments, the method further comprises: performing a partial filtering function on each amplified signal prior to combining the amplified signals, and performing a final filtering function on the amplified version of the input signal.
In some embodiments, the method further comprises: performing a filtering function on each amplified signal prior to combining the amplified signals.
In some embodiments, the method further comprises: performing a final filtering function on the amplified version of the input signal.
In some embodiments, the method further comprises: applying the amplified version of the signal as a power supply signal to a power amplifier.
In some embodiments, the input signal tracks an envelope of another signal to be amplified by the power amplifier.
According to another broad aspect, the invention provides a system comprising: means for decomposing a signal into a plurality of two state signals, each two state signal having a respective on level and off level; means for amplifying each of the plurality of two state signals with a respective switching power amplifier to produce a respective amplified signal; means for combining the amplified signals to produce an amplified version of the signal.
According to another broad aspect, the invention provides an apparatus comprising: a signal decomposing circuit adapted to decompose an input signal into a plurality of two state signals, each two state signal having a respective on level and off level; for each of the plurality of two states signals, a respective switching power amplifier adapted to amplify the two state signal to produce a respective amplified signal; a combiner adapted to combine the amplified signals to produce an amplified version of the signal.
In some embodiments, for each two state signal, the respective on level is sufficient to saturate the respective switching power amplifier.
In some embodiments, the signal decomposing circuit comprises: an N level Sigma-Delta modulator which produces a quantized signal having N levels, where N≧3; a phase splitting function adapted to process the quantized signal to produce N−1 signals, the plurality of two state signals consisting of the N−1 signals.
In some embodiments, the signal decomposing circuit decomposes the signal into the plurality of two state signals in a manner which substantially equalizes numbers of switching transitions between the switching power amplifiers.
In some embodiments, the signal decomposing circuit decomposes the signal subject to a minimum on time constraint for each switching power amplifier.
In some embodiments, the signal decomposing circuit decomposes the signal subject to a minimum off time constraint for each switching power amplifier and/or subject to specified minimum and/or maximum time between transitions.
In some embodiments, performing a phase splitting function on the quantized signal to produce N−1 signals, the plurality of two state signals consisting of the N−1 signals comprises for each quantized signal output “currentIn”, if currentIn is the same as a previously processed quantized signal output “lastIn”, making no changes to the plurality of two state signals; if currentIn is less than lastIn, determining a set X of signals that are currently off are determined, from that set X, selecting the signals with the least number of switching events and activating the selected signals; if currentIn is greater than lastIn, determining a set X of signals that are currently, from the set X, selecting the phases with the least number of switching events and deactivating the selected signals.
Preferred embodiments of the invention will now be described with reference to the attached drawings in which:
Referring now to
In operation, the Sigma-Delta modulator 10 processes the input signal to produce the Sigma-Delta modulated signal 14. The input signal can be an analog signal or a digital signal, and this will of course affect the implementation Sigma-Delta modulator. For RF amplifier applications, the input signal is the RF signal to be amplified. For power supply unit applications (described in detail below), the input signal is the envelope of an RF input signal. The sigma-delta modulated signal 14 consists of an N level quantized signal representable by log2(N) bits. It is noted that N does not necessarily have to be a power of 2. For example, if there are four levels, then the output of the Sigma-Delta modulator 14 can be represented by two bits. The phase splitting function 16 processes the Sigma-Delta modulated signal 14 to produce signal phases 18,20,22 which sum to equal the Sigma-Delta modulated signal. However, each of the phase signals is a two state signal meaning that it is either on or off and each of the phase signals 18,20,22 has an on state which will saturate the respective switching power amplifier 24,26,28 to which it is fed. Thus, signal phase 18 has an on state which will saturate switching power amplifier 24, phase 20 will have an on state which will saturate switching power amplifier 26, and signal phase 22 will have an on state which will saturate switching power amplifier 28. In a preferred embodiment, the on states for the N−1 phases produced in the phase splitting block 16 are equal so that the N−1 switching power amplifiers 24,26,28 can be made identical. The phase splitting function 16 needs to produce N−1 2-level signals, where the Sigma-Delta modulator 10 produced an N level Sigma-Delta modulated signal 14. Several examples of the phase splitting function 16 are presented in detail below.
Each of the switching power amplifiers 24,26,28 perform switching power amplification on the respective input signals 18,20,22. Any suitable switching amplifier topology can be employed. Eligible topologies include but are not limited to class D, class S, class E and class F amplifiers, and buck, boost and flyback converters. The amplified signals produced by the switching power amplifiers 24,26,28 are filtered and partial output filters 30,32,34. The outputs of the partial output filters 30,32,34 are summed with combiner 36. This can be implemented with any suitable combining technology. The combiner produces a combined signal which is output to the final output filter 38 which filters out-of-band noise to produce the overall output 40. The partial output filters and the overall output filter achieve an overall filter response. If the desired signal has a lowpass characteristic the overall filter response should be lowpass. If the desired signal is bandpass the overall filter should be bandpass. The filter matches the desired signal. Typically in the power supply or audio application the desired overall output filter response is lowpass. Those skilled in the art will know how to divide the overall response into two filters (a partial output filter and final output filter) that when combined achieved the desired overall response.
In another embodiment, a more intelligent phase splitting method is employed in the phase splitting function 16. This method attempts to reduce the number of switching events that will occur in each of the resulting two-level signals while at the same time equalizing the switching events between the phases. If the modulator produces equal size quantization steps, then the output of the Sigma-Delta converter can be considered to indicate how many phases of the converter need to be active, without specifying which of the phases are active. The phase splitting function 16 then allocates the on states between the phases to achieve desired switching characteristics. In a preferred implementation, there is a substantially equal distribution of on and off states among the phases. Reducing the number of transitions (off→on, on→off) increases the efficiency.
Other constraints can be imposed upon the phase splitting function 16. For example, there can be maximum on time or maximum off time for any of the switching power amplifiers.
In order to turn phases on, the set X of phases that are currently off are determined at step 4-4. From that set X, the phases with the least number of switching events are selected at step 4-5. The selected phases are activated at step 4-6. Finally, at step 4-7, the switching statistics for the activated phases are updated.
Similarly, to turn phases off, at step 4-8, the set X of phases that are currently on is identified. At step 4-9, from the set X the phases with the least number of switching events are chosen. At step 4-10, the selected phases are de-activated. Finally, at step 4-11, the switching statistics for the de-activated phases are updated.
This is a very specific example which has been found by experimentation to yield very good results. However, it is to be understood that many other methods of distributing the switching events between the different phases may be employed within the scope of the invention.
In the above-described embodiment, each phase includes a partial filter which eliminates some of the out-of-band noise signals. After the phases are combined, the final output filter 38 eliminates any remaining out-of-band noise signals. In another alternative embodiment, there are no partial output filters 30,32,34. Rather, the outputs of the amplifier phases are directly combined so that the sum of each phase results in the original desired signal including out-of-band noise signals generated by the sigma-delta modulator 10. A filter is then applied to the combined output signal to exclude the out-of-band noise while retaining the desired original signal. In another alternative embodiment, each amplifier phase includes a respective filter that entirely excludes the out-of-band noise signal. The summation of the phases thus filtered would then only include the desired original signal. In this case, there would be no requirement for the final output filter 38 of
In the above-described embodiment, the new amplification approach has been applied directly to an input signal to produce an amplified output signal. In another embodiment, the method is applied to an N amplifier PSU in order to track the input envelope of the main amplifier. A block diagram of this embodiment is shown in
The above example implementation has focussed on the use of a Sigma-Delta modulator to generate the quantized signal, and a phase splitting function 16 to generate the various phases. More generally, any appropriate circuit or method can be employed to decompose an input signal into a set of phases each one of which will independently drive a respective switching power amplifier between an off state and a saturation state. The Sigma-Delta modulator approach has the advantage of shifting the noise outside the operational bandwidth, and as such allows the noise to be very easily filtered off. However, it is to be understood that other modulation methods will have their own noise characteristics which can be dealt with in their own way.
Any suitable hardware implementation can be used to build the architecture of
It is noted that increasing N (the number of levels) improves noise performance without having to increase the over-sampling ratio as large as would be required in single bit Sigma-Delta applications. Preferably, N is minimized subject to a constraint of meeting the required noise performance and subject to N≧3.
Numerous modifications and variations of the present invention are possible in light of the above teachings. It is therefore to be understood that within the scope of the appended claims, the invention may be practised otherwise than as specifically described herein.
Number | Name | Date | Kind |
---|---|---|---|
4810912 | Theus et al. | Mar 1989 | A |
4949048 | Tokumo et al. | Aug 1990 | A |
6268768 | Blodgett | Jul 2001 | B1 |
6710650 | Beaudin et al. | Mar 2004 | B1 |
6734725 | Masuda et al. | May 2004 | B1 |
6747517 | Lautzenhiser et al. | Jun 2004 | B1 |
6788137 | Morita | Sep 2004 | B1 |
20020053945 | Putzeys | May 2002 | A1 |
Number | Date | Country | |
---|---|---|---|
20040239416 A1 | Dec 2004 | US |