High-efficiency class-AB amplifier

Abstract
A high efficiency class-AB amplifier is disclosed. The amplifier comprises a first input stage and a second input stage, both coupled to a class-AB biasing mesh and an output stage, wherein the outputs of the first and second input stages are directly coupled to the output transistors in the output stage. In one embodiment, a first gate of the first input stage and of the second input stage are coupled together to receive the same input and a second gate of the first input stage and of the second input stage are coupled together to receive the same input. In another embodiment, the first input stage and second input stage may further comprise cascode transistors for coupling the two input stages to the class-AB biasing mesh. In yet another embodiment, a 3V supply is used and 1V transistors are used to improve gain and 3V transistors are used to protect the 1V transistors.
Description

BRIEF DESCRIPTION OF SEVERAL VIEWS OF THE DRAWINGS

The accompanying drawings, which are incorporated herein and form a part of the specification, illustrate the present invention and together with the description, further serve to explain the principles of the invention and to enable a person skilled in the pertinent art to make and use the invention.



FIG. 1 is a high level diagram of a conventional class-AB amplifier used as a line driver.



FIG. 2 is a high level diagram of a conventional feed-forward class-AB amplifier.



FIG. 3 is a schematic diagram of a conventional feed-forward class-AB amplifier.



FIG. 4 is a high level diagram of one embodiment of the present invention comprising two input stages.



FIG. 5 is a schematic diagram of one embodiment of the present invention comprising two input stages.





DETAILED DESCRIPTION OF THE INVENTION

The present invention will now be described in details with reference to a few preferred embodiments thereof as illustrated in the accompanying drawings. In the following description, numerous specific details are set forth in order to provide a thorough understanding of the present invention. It will be apparent, however, to one skilled in the art, that the present invention may be practiced without some or all of these specific details. In other instances, well known processes and steps have not been described in detail in order not to unnecessarily obscure the present invention.


The present invention generally pertains to a high efficiency class-AB amplifier. In one embodiment, the present invention comprises two input stages which obviate the need for an intermediate stage connecting the input stage to the class-AB biasing mesh. As a result, no current is wasted between the input stages and the class-AB biasing mesh, and a higher power efficiency compared to the prior art is achieved.


Referring now to FIG. 4, there is shown a high level diagram (400) of one embodiment of the present invention. The embodiment shown in FIG. 4 comprises two input stages (402, 404), an output stage (406) and a class-AB biasing mesh (408). In one embodiment of the present invention, the first input stage, IS1 (402) is a PMOS input stage and the second input stage, IS2 (404) is an NMOS input stage. One skilled in the art will realize that the present invention is not limited to this configuration and that other implementations for the two input stages may be used. In one embodiment of the present invention where the same prior art Miller capacitors are used and the same unity-gain frequency is required, then the sum of the tail currents of the two input stages (402, 404) of the present invention is equal to the tail current in the prior art design.


The differential pairs (410, 412) of both input stages (402, 404) have their gates connected together to form the two amplifier inputs “vip” (414) and “vin” (416). The resulting outputs (418, 420) of the first input stage and the second input stage are in-phase. The two in-phase outputs of this composite input stage (418, 420) are directly connected to the two ends of the class-AB biasing mesh (408). As a result, the two input stages (402, 404) drive the gates of the output transistors without passing through the additional delay of an intermediate stage as is typical in the prior art design. This direct connection in the present invention also improves the phase margin of the amplifier when placed in a feedback configuration. The only current that does not provide gain is the class-AB mesh bias current. Because the two ends of the class-AB biasing mesh (408) are directly driven by the two input stages (402, 404), the class-AB mesh biasing current can be much smaller than the tail current of the two input stages. As a result, by making a direct connection between the input stage and the output stage with the class-AB mesh driven at both ends, the present invention achieves a much higher power efficiency compared to the prior art. The present invention also avoids the need for an intermediate stage connecting the input stage to the class-AB biasing mesh, and therefore, no current is wasted between the input stage (402 and 404) and the class-AB biasing mesh (408).


Referring now to FIG. 5, there is shown a schematic diagram of one embodiment of the present invention. FIG. 5 comprises two input stages, IS1 (502) and IS2 (504), an output stage (506) and a class-AB biasing mesh (508). In one embodiment, the first input stage (502) is an NMOS input stage and the second input stage (504) is a PMOS input stage. The two inputs, vip (514) and vin (516), drive the gates of both input stages (502, 504). The two in-phase outputs of this composite input stage (518, 520) are directly connected to the two ends of the class-AB biasing mesh (508). Thus, the input stages (502, 504) drive the gates of the output transistors (522, 524) without passing through the additional delay of an intermediate stage as is typical in the prior art design. One skilled in the art will realize that the principles of the present invention are not limited to this particular schematic diagram and that implementations of other circuits which achieve the same result may be used.


Since an unbalance inside the input stages can modify the value of the mesh current hence changing the quiescent current in the output stage, it may be necessary to make sure that the two input stages are balanced. In one embodiment of the present invention, this is accomplished by inserting two cascode transistors (525, 526) at the drains of the two diodes of the input stages (502, 504). As a result, this embodiment of the present invention makes each pair of drains in each current mirror to operate at the same voltage and keeps the input stages balanced in the quiescent state.


In another embodiment, the class-AB amplifier of the present invention may be supplied by 3.3V voltage source, and 1V-tolerant transistors may be used in key parts of the circuit to take advantage of their small size and higher speed. The amplifying transistors in the output stage and the current mirrors in the input stage are only 1V-tolerant. This gives a small gate-source parasitic capacitance and a large transconductance to these transistors, both of which help reduce the power in the class-A biased input stage. Where 1V-tolerant transistors are used, it is important to make sure that these transistors are not stressed beyond their limit. In the case of the current mirrors in the input stage, this may be done by design while in the output stage, the protection of the 1V-devices may be done by adding thick-oxide (2.5V or 3.3V) devices to prevent the drains of the thin-oxide from reaching higher that 1V from the transistor's source voltage.


While the invention has been described with reference to certain embodiments, it will be understood by those skilled in the relevant art that various changes may be made and equivalents may be substituted without departing from the scope of the invention. In addition, many modifications may be made to adapt a particular situation or material to the teachings of the invention without departing from its scope. Therefore, it is intended that the invention not be limited to the particular embodiment disclosed, but that the invention will include all embodiments falling within the scope of the appended claims.

Claims
  • 1. An amplifier comprising: a class-AB biasing mesh;an output stage coupled to the class-AB biasing mesh;a first input stage and a second input stage, both coupled to the class-AB biasing mesh and the output stage.
  • 2. The amplifier in claim 1, wherein the first input stage is NMOS.
  • 3. The amplifier in claim 1, wherein the second input stage is PMOS.
  • 4. The amplifier in claim 1, wherein the first and second input stages of the amplifier further comprise a first differential pair having pair of gates and a second differential pair having a pair of gates, wherein the gates of the first and second differential pairs are coupled together.
  • 5. The amplifier in claim 1, wherein the output stage further comprises output transistors and an output of the first input stage and an output of the second input stage are coupled to the output transistors.
  • 6. The amplifier in claim 1, wherein the first input stage and second input stage further comprises cascode transistors.
  • 7. The amplifier in claim 1, wherein a 3V supply is used, 1V transistors are used to improve gain and 3V transistors are used to protect the 1V transistors.
  • 8. An amplifier comprising: a class-AB biasing mesh;an output stage, coupled to the class-AB biasing mesh;a first input stage, coupled to the class-AB biasing mesh and the output stage; anda second input stage, coupled to the class-AB biasing mesh and the output stage,wherein a first input is coupled to both the first input stage and the second input stage and a second input is coupled to both the first input stage and the second input stage.
  • 9. The amplifier in claim 8, wherein the first input stage is NMOS.
  • 10. The amplifier in claim 8, wherein the second input stage is PMOS.
  • 11. The amplifier in claim 8, wherein transistors in the output stage are driven by the first input stage and the second input stage.
  • 12. The amplifier in claim 8, wherein an output of the first input stage and an output of the second input stage are in-phase.
  • 13. The amplifier in claim 8, wherein the first input stage and second input stage further comprises cascode transistors.
  • 14. The amplifier in claim 8, wherein a 3V supply is used, 1V transistors are used to improve gain and 3V transistors are used to protect the 1V transistors.
  • 15. A class-AB amplifier-integrated circuit comprising: an output stage;a class-AB biasing mesh, coupled to the output stage, for providing a bias current;a first input stage, coupled to the output stage, for receiving an input voltage signal, and further comprising a first gate and a second gate; anda second input stage, coupled to the output stage, for receiving the input voltage signal, and further comprising a first gate and a second gate;wherein the first gate of the first input stage and the first gate of the second input stage are coupled together to receive the same input voltage.
  • 16. The integrated circuit of claim 15, wherein the second gate of the first input stage and the second gate of the second input stage are coupled together to receive the same input voltage.
  • 17. The integrated circuit of claim 15, wherein the input voltage received by the first gates of the first and second input stage is vip and the input voltage received by the second gates is vin.
  • 18. The integrated circuit of claim 15, wherein the first input stage is NMOS.
  • 19. The integrated circuit of claim 15, wherein the second input stage is PMOS.
  • 20. The integrated circuit of claim 15, further comprising a plurality of cascode transistors for coupling the first and second input stages to the class-AB biasing mesh.
  • 21. The integrated circuit of claim 15, wherein the first input stage and the second input stage result in in-phase outputs for driving the output stage.
  • 22. The integrated circuit of claim 15, wherein a 3V supply is used, 1V transistors are used to improve gain and 3V transistors are used to protect the 1V transistors.
CROSS-REFERENCE TO RELATED APPLICATIONS

This application claims benefit to U.S. Provisional Application No. 60/799,344, filed on May 11, 2006, which is incorporated by reference in its entirety.

Provisional Applications (1)
Number Date Country
60799344 May 2006 US