High efficiency linearization power amplifier for wireless communication

Information

  • Patent Grant
  • 9742446
  • Patent Number
    9,742,446
  • Date Filed
    Monday, April 20, 2015
    9 years ago
  • Date Issued
    Tuesday, August 22, 2017
    6 years ago
Abstract
A predistortion system for linearizing the output of a power amplifier includes a first signal representative of an RF modulated signal and a feedback signal representative of nonlinear characteristics of a power amplifier. The system also includes a predistortion controller, comprising at least one lookup table, adapted to receive the first signal and the feedback signal and to generate a correction factor for correcting the nonlinear characteristics of the power amplifier and combining logic which combines the RF modulated signal with a signal corresponding to the correction factor and supplies it to the power amplifier to linearize the output of the power amplifier.
Description
BACKGROUND OF THE INVENTION

A fundamental component of wireless communications systems is the power amplifier (PA). Such wireless communications systems include a variety of broadband and multimedia services. In such systems, the power amplifier is supported by a wireless RF transmitter. The power efficiency of the PA is an important aspect of the operational efficiency of the system as a whole. For a long time, the linearity and efficiency of power amplifiers have been two of the most difficult issues faced by wireless system designers and users. These problems are closely related to both the power spectrum efficiency and the power efficiency of power amplifiers.


Prior art predistortion technologies used to linearize the PA in wireless communication systems mainly use analog predistortion approaches. Some have also used a digital adjustment component implemented by means of an analog feed-forward approach and a digital predistortion approach employing a base-band digital signal processing (DSP) technique.


The traditional analog predistortion technologies are based on the principle of error subtraction and a power match to linearize the PA. These approaches must use an auxiliary power amplifier to match exactly the non-linearity of the main PA and, at the same time, overcome the signal time-delay that is a variable with frequency and environmental temperature. As a result, it is difficult for this approach to meet the requirement of the advanced wireless communication systems.


Prior art DSP-based predistortion methods generally require that the predistortion sub-system and circuit design rely on the I and Q signal of the base band in the base station, and therefore have to embed the predistortion processing into the base band circuits of the base station. This requires that the existing base band circuit in the base station must be modified, which is an inconvenient high-cost solution for wireless carriers and equipment makers. Also, the typical DSP-based predistortion technology is not suitable to linearization of the PA when multi-modulation schemes and multi-carrier signals go through a PA.


SUMMARY OF THE INVENTION

The present invention includes methods and apparatus for improving power efficiency and linearity of a PA by pre-distorting the input signal to the PA. By applying the methods of the present invention to pre-distort the signal, the conversion characteristic of the normally nonlinear PA becomes substantially linear. As a result, the PA uses power more efficiently and provides advanced performance characteristics suitable for wireless signal transmission. The present invention can be applied to a broad array of wireless communication systems, regardless of modulation type, to yield high quality signal transmission and expanded network capacity. It will be appreciated by those skilled in the art that the power amplifiers described herein can also be regarded as high power amplifiers.


In an embodiment of the invention, a predistortion controller comprises analog peripheral circuits and a predistortion core processor for RF signal predistortion processing in preparation for PA signal transmission from a wireless communication device.


The analog peripheral circuits in the predistortion controller comprise the analog down-converter circuits prior to the PA input and the output of the PA, respectively, to pick up and compare an idealized signal from the modulator in the wireless system to the distorted feedback signal from PA's output. The predistortion core processor operates together with a look-up table, where the look-up table stores predistortion information that is obtained by mathematically calculating AM-AM and AM-PM distortion components. The output of the predistortion processor provides a pre-correction signal for the input of the PA. The precorrection signal is combined with the signal from the RF modulator by a multiplication operation to generate a pre-distorted input signal that is provided as the input to the PA.


The basic architecture of the predistortion sub-system can be better understood from the appended Figures, as set forth below.





BRIEF DESCRIPTION OF THE DRAWINGS


FIG. 1 shows a block diagram of the PA module with a predistortion controller in accordance with an embodiment of the invention.



FIG. 2 presents a simplified architecture of an embodiment of the predistortion controller of FIG. 1.



FIG. 3 illustrates in greater detail the embodiment of FIG. 2.



FIG. 4 shows the operation and arrangement of the lookup table in the predistortion controller shown in FIG. 3.





DETAILED DESCRIPTION OF THE INVENTION

The present invention relates generally to wireless communications systems, and more particularly relates to systems, apparatus and methods for correcting the nonlinearity of a Power Amplifier (PA) such as might be used in a wireless RF transmitter.


The present invention provides a novel predistortion controller to linearize the power amplifier (PA) used in wireless base stations operating in wireless networks using a wide variety of signal types including CDMA, TDMA, GSM, GPRS, 3G systems (UMTS, W-CDMA, CDMA2000, TDS-CDMA, 3GPP and others), WLAN, WiFi, WiMax and the like, as well as other proposed and upcoming wireless systems (4G/5G) that transmit a complex modulated signal by using a high power amplifier. Because the high power amplifier in wireless RF transmitters typically distorts the RF output signal, the adaptive predistortion controller of the present invention is useful to correct that non-linearity. Embodiments of the present invention are suitable for use with ail wireless base stations, access points and other wireless communication systems such as microwave and satellite communications. The predistortion controller of the present invention offers the additional advantage that it can be added to existing wireless RF transmitters without otherwise changing or modifying the base station structure while at the same time yielding significant performance improvements. Included in these improvements is a substantial increase in the efficiency of the base station, which yields a significant reduction in power usage because, in current systems, significant power is wasted due to the nonlinear characteristics of typical PA's.


From the following description, it will be appreciated that the high-efficiency linearization predistortion controller disclosed herein offers the following benefits to the wireless industry:

    • 1. It significantly enhances the transmitted signal quality and increases wireless network capacity by improving the PA's transmission characteristics and decreasing the adjacent channel interference.
    • 2. It can be implemented as an add-on module to the PA, which permits the aforementioned improvements to the performance of the PA without changing or modifying the existing RF and base band circuits in the base station. This differs from the traditional feedback and feed-forward predistortion approach, and therefore is a comparatively low cost, easy to install solution for the wireless network infrastructure whenever the operators desire to upgrade performance and reduce energy costs.
    • 3. The predistortion control operation is fast and dynamic, which permits it to track and correct for nonlinearities of the PA in a wider, and makes it particularly suitable for use in base stations, repeaters and handsets.
    • 4. It can be integrated into the design of the PA for convenient installation and replacement of aging PA's already installed in a wireless system.


Referring first to FIG. 1, the basic arrangement of the present invention can be appreciated. A predistortion controller 5 received as an input a modulated RF signal 6 and also receives a feedback signal 7 which correlates to the output signal of a power amplifier 12. The predistortion controller modifies the RF signal 6 in accordance with the nonlinear and distortion characteristics of the output signal of the power amplifier 12 as characterized by the feedback signal 7, such that the output of the predistortion controller 5 is supplied to the power amplifier 12 to yield a substantially linearized and improved out put signal of the power amplifier 12.


Referring next to FIGS. 2 and 3, an embodiment of the present invention may be appreciated in greater detail. More particularly, the illustrated embodiment includes an Analog Multiplier Il which receives a modulated RF signal VRF from the RF modulator portion 10 [FIG. 3] of the base station, and also receives a predistortion correction signal Vp from a predistortion processor 200, shown generally in FIG. 2 and in greater detail in FIG. 3, and discussed in greater detail below. The output of the analog multiplier 11 is provided as the input Vin to the power amplifier (PA) 12, which in turn transmits an output signal Vo to an Antenna 13. The RF modulator 10 is typically although not necessarily a quadrature modulator or an orthogonal modulator. It will be appreciated that multiplier 11 can be implemented as multiple multipliers, each associated with one or more quadrature signals.


An input down-converter circuit 20 receives an idealized reference signal VRF from modulator in base station, and is biased by a local oscillator 40, such that it provides an output Vct to an analog-to-digital converter 21. The ADC 21 converts the signal Vct to digital form, whereupon it is provided as one input to a Digital Predistortion Processor 200.


A feedback down-converter circuit 26, also biased by a local oscillator 40, receives a raw feedback signal Vo(t) from the output of the PA, and provides a feedback signal Vf to an feedback ADC 25. The digital output of the ADC 25 then provides a second input, i.e., feedback signal, to the Digital Predistortion Processor 200. The Digital Predistortion Processor 200, discussed in greater detail below, provides a digital output signal Vr to a DAC 30, which converts the digit signal to an analog form, where it is combined with the modulated RF signal in the multiplier 11.


As shown in FIG. 3, address data formers 32I-32Q receive inputs from the ADC 21I/Q, and are designed to generate the required signal format for a lookup table 33I/Q. The data formers 32I/Q address memory units within the lookup tables 33I/Q, where the lookup table provides separate I and Q outputs to an adder 31. It will be appreciated that the lookup table 33 can be implemented as one or more lookup tables. The address provided by the address formers 32I-32Q can be considered a lookup-table key or address.


The predistortion controller lookup tables 33I-33Q are designed memory units to store the predistortion signal for high power amplifier linearization. The predistortion signals in the tables are based on the error generated by a comparison of the ideal signal Vd and the feedback signal Vf and the presented adaptive algorithm. The data stored in the tables 331-Q can be updated by adaptive iteration as described hereinafter, and forms digitally indexed data reflecting the nonlinear characteristics of the power amplifier.


By comparison of AM-AM and AM-PM information between the idealized signal VRF(t) and the feedback signal Vo(t), the Digital Predistortion Processor calculates the error in the amplitude and phase components of the output signal Vo(t) caused by the non-linear transmission characteristics of the high power amplifier 12.


Based on the error information obtained by the foregoing comparison, the predistortion processor, based on the lookup table algorithm disclosed in U.S. Pat. No. 6,985,704, the disclosure of which is hereby incorporated by reference, calculates and generates adaptively a compensation signal that is of inverse characteristics with the transform function of the PA 12 to pre-distort the AM-AM and AM-PM distortion caused by the PA 12.


The outputs Vp of the predistortion lookup table 331-33Q are fed to multiplier 11, after an adder 31 and a digital-to-analog converter 30, to modify the modulated RF signal from modulator 10. The output of the multiplier is the required predistortion signal Vin(k) that is of an inverse non-linearity with that of the power amplifier 12 to yield a pre-compensation to the input of high power amplifier.


It will be appreciated by those skilled in the art that there can be a signal difference between two signals, ideal signal VRF and feedback signal, Vo(t), when they arrive at predistortion controller 5 [FIG. 1], or, in FIG. 2, at processor 200. The time difference results from the time-delay differences between the two signals, which is caused by the different paths each travels in arriving at the processor 200. This signal time-delay can vary randomly based on the parameters of the circuits and parts, as well as other environmental factors. The result is that it is difficult to estimate, calculate and adjust for such signal differences in the field application environment. To overcome this issue, the present invention adaptively adjusts for this time-delay through the use of an algorithm taught by the previously cited U.S. Pat. No. 6,985,704.


The use of the look-up tables 33 permits a memory function to be introduced into at least some embodiments of the present invention. The lookup table of the predistortion controller is based on a stored compensation principle that maps a set of input data into a digital output, and updated adaptively. Based on the stored function, each output signal of lookup table is actually related to both the current and the previously transmitted signal, and therefore has a memory function which compensate not only for the non-linearity of the PA, but also avoids the need for a special time-delay compensation circuit such as typically used in the prior art. See particularly U.S. Provisional Patent Application No. 60/898,312, filed Jan. 29, 10 2007, entitled Power Amplifier Time-delay Invariant Predistortion Methods and Apparatus.


The architecture of an embodiment of a lookup table which can implement the compensation principle discussed above is shown in FIG. 4. The data from ADC 21 is supplied to address former 32, which in turn forms an address and applies it to the look-up tables 33. At the same time, the feedback signal Vfeedback from ADC 25 and the ideal signal Videal from ADC 21 are compared in the error generator 23 and the resulting error signal is multiplied by a numerical value I1 in multiplier 35. The value of I1 is typically between 0 and 1, and represents a convergence factor that can be better understood from the teachings in U.S. Pat. No. 6,985,704. The scaled error factor is then added with a feedback factor in adder 34 and supplied back to the lookup table 33. The result is an output of the lookup table which provides compensation for the time delay as well as nonlinearities of the PA 12.


Due to introducing the memorized lookup table processing, there is unnecessary to build another special time-delay circuit for the signal delay processing. Therefore, the memorized lookup table in this patent shows two functions, the nonlinear predistortion of high power amplifier and adaptive signal time-delay adjusting.


The lookup table of predistortion controller is based on a stored compensation principle that maps a set of input data into a digital output, and are updated adaptively. Based on the stored function, each output signal of lookup table is actually related to both the current and previous transmitted signal, and therefore has a memory function when compensate the non-linearity of PA [1]. The architecture of lookup table based on the compensation principle is shown in FIG. 4.


It will be appreciated further that the performance of the predistortion controller is, in some respects, related to the number of bits in the analog-to-digital converters in the original and feedback channels, whereby the bigger the number of bits in the ADC, the better the performance or the predistortion controller is. Similarly, the memory function of the predistortion controller is also related to the number of bits in the address-shifting register, such that, within reasonable sizes, the performance of the predistortion controller improves as the number of bits in the register increases. It will further be appreciated that the PA may be operated in any region, such that, for example, its bias or static operation point can be set either in the saturation region or the cut-off region, with appropriate adjustments for operation in each region. It will further be appreciated that the output signal of predistortion controller is a stochastic control signal rather than a modulated high-frequency signal, and the signal is of the inverse characteristic with the AM-AM and AM-PM distortion component of power amplifier. Those skilled in the art will also appreciate that the output signal of the predistortion controller is not a high-frequency signal, and its frequency typically match the bandwidth of the signal to be transmitted by a power amplifier in a wireless transmitter.


The combination of both memory and store function performed by the lookup table extends the ability of the present system to compensate for the PA's non-linear characteristics to time-independent aspects. The time-independent feature of the lookup table's adaptive processing is a key benefit of the addressing arrangement of the lookup table. In an embodiment, the addressing of the lookup table is implemented by a set of N-bit vector data that contains the current input signal and previous N input signal as well. Therefore, the address of the lookup table is a combination of series of input sequences with the length of N. The longer the address of the lookup table, the wider the time-delay information range that the system can accommodate (i.e. the longer duration of time-delay effects that the system can tolerate).


Having described the invention in detail, including several embodiments and alternatives, those skilled in the art will appreciate that numerous other alternatives and equivalents exist which are within the scope of the present invention. Therefore the invention is intended not to be limited by the above description, but rather only by the appended claims.

Claims
  • 1. A predistortion system for linearizing an output of a power amplifier, the predistortion system comprising: a first input operable to receive a first input signal representative of an analog RF modulated signal;a digitized reference signal representative of an idealized reference signal;a digitized feedback signal representative of nonlinear characteristics of the power amplifier;a predistortion controller operable to square the digitized reference signal and the digitized feedback signal and to generate a predistortion correction signal; andcombining logic operable to combine the first input signal and the predistortion correction signal and operable to produce a predistortion signal that is supplied to the power amplifier to linearize the output of the power amplifier.
  • 2. The predistortion system of claim 1, wherein the combining logic comprises an analog multiplier.
  • 3. The predistortion system of claim 1, further comprising error logic operable to determine an error between the digitized reference signal and the digitized feedback signal.
  • 4. The predistortion system of claim 3, further comprising a multiplier operable to multiply the error by an adaptive factor.
  • 5. The predistortion system of claim 1, wherein the predistortion controller includes a lookup table.
  • 6. The predistortion system of claim 5, wherein the predistortion controller includes an address former responsive to the digitized reference signal and operable to generate an address that is supplied to the lookup table.
  • 7. The predistortion system of claim 5, wherein the lookup table stores predistortion signals.
  • 8. A method for linearizing the output of a power amplifier, the method comprising: receiving an analog RF modulated signal at an input of a predistortion system;generating a digitized reference signal from an idealized reference signal;generating a digitized feedback signal from a feedback signal;generating a predistortion correction signal, wherein generating the predistortion correction signal includes squaring the digitized reference signal and the digitized feedback signal;combining the analog RF modulated signal with the predistortion correction signal to provide a predistortion signal; andreceiving the predistortion signal at an input of the power amplifier.
  • 9. The method of claim 8, wherein combing the analog RF modulated signal with the predistortion correction signal includes using an analog multiplier.
  • 10. The method of claim 8, further comprising determining an error between the digitized reference signal and the digitized feedback signal.
  • 11. The method of claim 10, further comprising multiplying the error by an adaptive factor.
  • 12. The method of claim 8, wherein generating the predistortion correction signal includes adding a scaled error and a previous value from a lookup table to provide an entry to the lookup table.
  • 13. The method of claim 12, further comprising generating an address supplied to the lookup table using an address former responsive to the digitized reference signal.
  • 14. A predistortion controller, comprising: a lookup table, wherein the lookup table stores predistortion signals;an address former, wherein the address former provides an address to the lookup table; andan error generator;wherein the predistortion controller is configured to: receive an ideal signal, wherein the ideal signal is received at the address data former to provide an address to the lookup table;receive a feedback signal;square the ideal signal to generate a squared ideal signal, wherein the squared ideal signal is provided to the error generator;square the feedback signal to generate a squared feedback signal, wherein the squared feedback signal is provided to the error generator;generate an error signal by comparing the squared ideal signal and the squared feedback signal; andprovide the error signal to the lookup table, wherein the lookup table produces a compensation value that compensates for time delay and nonlinearities of a power amplifier.
  • 15. The predistortion controller of claim 14, further comprising: adaptive factor, wherein the error signal is combined with the adaptive factor to produce a scaled error factor, and wherein the scaled error factor is provided to the lookup table.
  • 16. The predistortion controller of claim 15, wherein the error signal is combined with the adaptive factor using a multiplier.
  • 17. The predistortion controller of claim 15, wherein the scaled error factor is added to a previous value from the lookup table, and wherein the result of the addition is provided to the lookup table.
  • 18. The predistortion controller of claim 14, wherein the ideal signal is a digitized idealized reference signal representative of an input to a power amplifier.
  • 19. The predistortion controller of claim 14, wherein the feedback signal is a digitized feedback signal representative of an output of a power amplifier.
CROSS-REFERENCES TO RELATED APPLICATIONS

This application is a continuation of U.S. patent application Ser. No. 14/095,891, filed on Dec. 3, 2013; which is a continuation of U.S. patent application Ser. No. 13/301,224, filed on Nov. 21, 2011, now U.S. Pat. No. 8,620,234; which is a continuation of U.S. patent application Ser. No. 11/799,239, filed on Apr. 30, 2007, now U.S. Pat. No. 8,064,850; which is a continuation-in-part of U.S. patent application Ser. No. 11/262,079, filed on Oct. 27, 2005, now U.S. Pat. No. 8,326,238; which is a continuation of U.S. patent application Ser. No. 10/137,556, filed May 1, 2002, now U.S. Pat. No. 6,985,704. U.S. patent application Ser. No. 11/799,239 also claims the benefit of U.S. Provisional Application No. 60/795,820, filed Apr. 28, 2006; U.S. Provisional Application No. 60/876,640, filed Dec. 22, 2006; U.S. Provisional Application No. 60/897,746, filed Jan. 26, 2007; and U.S. Provisional Application No. 60/898,312, filed Jan. 29, 2007. The disclosures of each are hereby incorporated by reference in their entirety for all purposes.

US Referenced Citations (155)
Number Name Date Kind
4638248 Schweickert Jan 1987 A
4700151 Nagata Oct 1987 A
4890300 Andrews Dec 1989 A
4929906 Voyce et al. May 1990 A
5049832 Cavers Sep 1991 A
5105445 Karam et al. Apr 1992 A
5107520 Karam et al. Apr 1992 A
5121412 Borth Jun 1992 A
5132639 Blauvelt et al. Jul 1992 A
5396190 Murata Mar 1995 A
5486789 Palandech et al. Jan 1996 A
5579342 Crozier Nov 1996 A
5589797 Gans et al. Dec 1996 A
5655220 Weiland et al. Aug 1997 A
5675287 Baker et al. Oct 1997 A
5678198 Lemson Oct 1997 A
5699383 Ichiyoshi Dec 1997 A
5732333 Cox et al. Mar 1998 A
5740520 Cyze et al. Apr 1998 A
5757229 Mitzlaff May 1998 A
5786728 Alinikula Jul 1998 A
5870668 Takano et al. Feb 1999 A
5920808 Jones et al. Jul 1999 A
5923712 Leyendecker Jul 1999 A
5936464 Grondahl Aug 1999 A
5937011 Carney et al. Aug 1999 A
5949283 Proctor et al. Sep 1999 A
5959499 Khan et al. Sep 1999 A
5959500 Garrido Sep 1999 A
5963549 Perkins et al. Oct 1999 A
6054896 Wright et al. Apr 2000 A
6055418 Harris et al. Apr 2000 A
6081158 Twitchell et al. Jun 2000 A
6091941 Moriyama et al. Jul 2000 A
6236267 Anzil May 2001 B1
6240144 Ha May 2001 B1
6242979 Li Jun 2001 B1
6246286 Persson Jun 2001 B1
6246865 Lee Jun 2001 B1
6252912 Salinger Jun 2001 B1
6275685 Wessel et al. Aug 2001 B1
6301579 Becker Oct 2001 B1
6313703 Wright et al. Nov 2001 B1
6314142 Perthold Nov 2001 B1
6320463 Leva et al. Nov 2001 B1
6356555 Rakib et al. Mar 2002 B1
6373902 Park et al. Apr 2002 B1
6388518 Miyatani May 2002 B1
6400774 Matsuoka et al. Jun 2002 B1
6424225 Choi et al. Jul 2002 B1
6489846 Hatsugai Dec 2002 B2
6512417 Booth et al. Jan 2003 B2
6552634 Raab Apr 2003 B1
6587514 Wright et al. Jul 2003 B1
6591090 Lilja et al. Jul 2003 B1
6600406 Ha Jul 2003 B1
6614854 Chow et al. Sep 2003 B1
6625429 Yamashita Sep 2003 B1
6639050 Kieliszewski Oct 2003 B1
6677870 Im et al. Jan 2004 B2
6697436 Wright et al. Feb 2004 B1
6703897 O'Flaherty et al. Mar 2004 B2
6741663 Tapio et al. May 2004 B1
6741867 Tetsuya May 2004 B1
6747649 Sanz-Pastor et al. Jun 2004 B1
6751447 Jin et al. Jun 2004 B1
6885241 Huang et al. Apr 2005 B2
6898252 Yellin May 2005 B1
6907085 Kubo et al. Jun 2005 B2
6963242 White et al. Nov 2005 B2
6973139 Ahn et al. Dec 2005 B2
6983025 Schell Jan 2006 B2
6985704 Yang et al. Jan 2006 B2
6998909 Mauer Feb 2006 B1
7023273 Johnson et al. Apr 2006 B2
7035345 Jeckeln et al. Apr 2006 B2
7042287 Robinson May 2006 B2
7061314 Kwon et al. Jun 2006 B2
7064606 Louis Jun 2006 B2
7071777 McBeath et al. Jul 2006 B2
7079818 Khorram Jul 2006 B2
7098734 Hongo et al. Aug 2006 B2
7102442 Anderson Sep 2006 B2
7103329 Thon Sep 2006 B1
7104310 Hunter Sep 2006 B2
7106806 Kenington Sep 2006 B1
7109792 Leffei Sep 2006 B2
7109998 Smith Sep 2006 B2
7123890 Kenington et al. Oct 2006 B2
7151913 Ahmed Dec 2006 B2
7158765 Blair et al. Jan 2007 B2
7190222 Okazaki et al. Mar 2007 B2
7193472 Gotou et al. Mar 2007 B2
7248642 Vella-Coleiro Jul 2007 B1
7259630 Bachman et al. Aug 2007 B2
7321635 Osenasek et al. Jan 2008 B2
7321636 Harel et al. Jan 2008 B2
7372918 Muller et al. May 2008 B2
7469491 McCallister et al. Dec 2008 B2
7831221 Leffel et al. Nov 2010 B2
RE42287 Apodaca et al. Apr 2011 E
8064850 Yang et al. Nov 2011 B2
8326238 Yang et al. Dec 2012 B2
8380143 Yang et al. Feb 2013 B2
8472897 Yang Jun 2013 B1
8620234 Yang et al. Dec 2013 B2
8731495 Yang et al. May 2014 B2
9031521 Yang et al. May 2015 B2
9054758 Yang et al. Jun 2015 B2
9077297 Yang et al. Jul 2015 B2
20010051504 Kubo et al. Dec 2001 A1
20020025790 Matsuoka Feb 2002 A1
20020034260 Kim Mar 2002 A1
20020044014 Wright et al. Apr 2002 A1
20020080891 Ahn et al. Jun 2002 A1
20020101937 Antonio et al. Aug 2002 A1
20020101938 Horaguchi et al. Aug 2002 A1
20020186783 Opas et al. Dec 2002 A1
20020187761 Im et al. Dec 2002 A1
20020191710 Jeckeln et al. Dec 2002 A1
20020193085 Mathe et al. Dec 2002 A1
20020193087 Kim Dec 2002 A1
20030035494 Bauder et al. Feb 2003 A1
20030058959 Rafie et al. Mar 2003 A1
20030095608 Dupperray May 2003 A1
20030098752 Haghighat May 2003 A1
20030112068 Kenington Jun 2003 A1
20030179829 Pinckley et al. Sep 2003 A1
20030179830 Edison et al. Sep 2003 A1
20030207680 Yang et al. Nov 2003 A1
20040017859 Sills et al. Jan 2004 A1
20040142667 Lochhead et al. Jul 2004 A1
20040180634 Kenington et al. Sep 2004 A1
20040240585 Bishop et al. Dec 2004 A1
20050079834 Maniwa et al. Apr 2005 A1
20050159117 Bausov et al. Jul 2005 A1
20050226346 Ode et al. Oct 2005 A1
20050262498 Ferguson et al. Nov 2005 A1
20060012426 Nezami Jan 2006 A1
20060046665 Yang et al. Mar 2006 A1
20060067426 Maltsev et al. Mar 2006 A1
20060109052 Saed et al. May 2006 A1
20060121858 Tanaka et al. Jun 2006 A1
20060217083 Bratthwaite Sep 2006 A1
20060238245 Carichner et al. Oct 2006 A1
20060240786 Liu Oct 2006 A1
20060270366 Rozenblit et al. Nov 2006 A1
20070075780 Krvavac et al. Apr 2007 A1
20070171234 Crawfis et al. Jul 2007 A1
20070190952 Waheed et al. Aug 2007 A1
20070241812 Yang et al. Oct 2007 A1
20070273439 Lin et al. Nov 2007 A1
20150326349 Yang et al. Nov 2015 A1
20160036394 Yang et al. Feb 2016 A1
20170033969 Yang et al. Feb 2017 A1
Foreign Referenced Citations (1)
Number Date Country
2008105775 Sep 2008 WO
Non-Patent Literature Citations (16)
Entry
Hilborn et al., “An Adaptive Direct Conversion Transmitter”, IEEE Trans. on Vehicular Technology, vol. 43, No. 2 May 1994, pp. 223-233.
Faukner et al., “Adaptive Linearization Using Predistortion-Experimental Results”, IEEE Trans. on Vehicular Technology, vol. 43, No. 2, May 1994, pp. 323-332.
Cavers, “Adaptive Behavioue of a Feed-Forward Amplifier Linearizer”, IEEE Trans. on Vehicular Technology, vol. 44, No. 1, Feb. 1995, pp. 31-40.
Cavers, “Amplifier Linearization Using Digital Predistorter With Fast Adaptation and Low Memory Requirements”, IEEE Trans. on Vehicular Technology, vol. 39, No. 4, Nov. 1990, pp. 374-382.
Nagata, “Linear Amplification Technique for Digital Mobile Communications”, in Proc. 39th IEEE Vehicular Technology Conference, San Francisco, CA 1989, pp. 159-165.
Bernardini et al., “Analysis of Different Optimization Criteria for IF Predistortion in Digital Radio Links With Nonlinear Amplifiers”, IEEE Trans. on Communications, vol. 45, No. 4, Apr. 1997.
Santella, “Performance of Adaptive Predistorters in Presence of Orthogonal Multicarrier Modulation”, International Conference on Telecommunications, pp. 621-626, Melbourne, Australia, Apr. 2-5, 1997.
Office Action for related Chinese patent application No. 200780023875.1 dated Dec. 23, 2011, 6 pages.
Second Office Action for related Chinese patent application No. 200780023875.1 dated Oct. 16, 2012, 10 pages.
Non-Final Office Action for U.S. Appl. No. 13/301,224 mailed on May 24, 2012, 6 pages.
Non-Final Office Action for U.S. Appl. No. 13/301,224 mailed on Oct. 25, 2012, 18 pages.
Final Office Action for U.S. Appl. No. 13/301,224 mailed on Apr. 2, 2013, 19 pages.
Notice of Allowance for U.S. Appl. No. 13/301,224 mailed on Aug. 30, 2013, 9 pages.
Non-Final Office Action for U.S. Appl. No. 14/095,891 mailed on Jun. 10, 2014, 11 pages.
Notice of Allowance ofr U.S. Appl. No. 14/095,891 mailed on Jan. 21, 2015, 7 pages.
Eun et al., “A New Volterra Predistorter Based on the Indirect Learning Architecture”, IEEE Transactions on Signal Processing, Jan. 1997, vol. 45, No. 1, pp. 223-227.
Related Publications (1)
Number Date Country
20150333710 A1 Nov 2015 US
Provisional Applications (4)
Number Date Country
60795820 Apr 2006 US
60876640 Dec 2006 US
60897746 Jan 2007 US
60898312 Jan 2007 US
Continuations (4)
Number Date Country
Parent 14095891 Dec 2013 US
Child 14691152 US
Parent 13301224 Nov 2011 US
Child 14095891 US
Parent 11799239 Apr 2007 US
Child 13301224 US
Parent 10137556 May 2002 US
Child 11262079 US
Continuation in Parts (1)
Number Date Country
Parent 11262079 Oct 2005 US
Child 11799239 US