Claims
- 1. A differential receiver circuit comprising:a current source; a differential pair coupled to the current source; a first transistor coupled to a first branch of the differential pair; a second transistor coupled to a second branch of the differential pair, the first and second transistors are cross coupled; a third transistor coupled in series with the first transistor; a fourth transistor coupled in series with the second transistor; a fifth transistor coupled in parallel with the first and third transistors; a sixth transistor coupled in parallel with the second and fourth transistors; a seventh transistor coupled between a control node of the fifth transistor and the first branch of the differential pair; and an eighth transistor coupled between a control node of the sixth transistor and the second branch of the differential pair, wherein the current source is a PMOS transistor, the differential pair has two PMOS transistors, the first, second, third, fourth, fifth, and sixth transistors are NMOS transistors, and the seventh and eighth transistors are PMOS transistors.
- 2. A differential receiver circuit comprising:a current source; a first differential transistor coupled to the current source; a second differential transistor coupled to the current source; a first transistor coupled to the first differential transistor; a second transistor coupled to the second differential transistor, the first and second transistors are cross coupled; a third transistor coupled in series with the first transistor; a fourth transistor coupled in series with the second transistor; a fifth transistor coupled in parallel with the first and third transistors; a sixth transistor coupled in parallel with the second and fourth transistors; a seventh transistor coupled between a control node of the fifth transistor and the first differential transistor; and an eighth transistor coupled between a control node of the sixth transistor and the second differential transistor, wherein the current source is a PMOS transistor, the first and second differential transistors are PMOS transistors, the first, second, third, fourth, fifth, and sixth transistors are NMOS transistors, and the seventh and eighth transistors are PMOS transistors.
- 3. A differential receiver circuit comprising:a current source; a differential pair coupled to the current source; a first transistor coupled to a first branch of the differential pair; a second transistor coupled to a second branch of the differential pair, the first and second transistors are cross coupled; a third transistor coupled in series with the first transistor; a fourth transistor coupled in series with the second transistor; a fifth transistor coupled in parallel with the first and third transistors; a sixth transistor coupled in parallel with the second and fourth transistors; a seventh transistor coupled between a control node of the fifth transistor and the first branch of the differential pair; and an eighth transistor coupled between a control node of the sixth transistor and the second branch of the differential pair, wherein the current source is an NMOS transistor, the differential pair has two NMOS transistors, the first, second, third, fourth, fifth, and sixth transistors are PMOS transistors, and the seventh and eighth transistors are NMOS transistors.
- 4. A differential receiver circuit comprising:a current source; a first differential transistor coupled to the current source; a second differential transistor coupled to the current source; a first transistor coupled to the first differential transistor; a second transistor coupled to the second differential transistor, the first and second transistors are cross coupled; a third transistor coupled in series with the first transistor; a fourth transistor coupled in series with the second transistor; a fifth transistor coupled in parallel with the first and third transistors; a sixth transistor coupled in parallel with the second and fourth transistors; a seventh transistor coupled between a control node of the fifth transistor and the first differential transistor; and an eighth transistor coupled between a control node of the sixth transistor and the second differential transistor, wherein the current source is an NMOS transistor, the first and second differential transistors are NMOS transistors, the first, second, third, fourth, fifth, and sixth transistors are PMOS transistors, and the seventh and eighth transistors are NMOS transistors.
Parent Case Info
This application claims priority under 35 USC §119 (e) (1) of provisional application number 60/187,451 filed Mar. 7, 2000.
US Referenced Citations (5)
Provisional Applications (1)
|
Number |
Date |
Country |
|
60/187451 |
Mar 2000 |
US |