Claims
- 1. A tapping circuit for providing a driving signal to a plurality of signal lines in response to respective input signals from a transmission line, comprising:
- a plurality of taps on the transmission line,
- a charge source separate from the transmission line to provide a charge level independent of the number of taps in the plurality of taps; and
- a plurality of switching assemblies each including at least one transistor having a high impedance gate coupled to a respective one of the taps, each of the switching assemblies coupling the charge source to a respective one of the signal lines to provide the driving signal to the signal line in response to the input signal.
- 2. The tapping circuit of claim 1 wherein the tapping circuit further includes a plurality of primary storage circuits each coupled to store a charge representative of a respective one of the input signals, wherein the charge source is coupled to provide the charge to a respective one of the primary storage circuits and wherein the switching assemblies produce the driving signal in response to the stored charge.
- 3. The tapping circuit of claim 2, further including a plurality of isolation circuits each coupled to isolate a respective one of the primary storage circuits from the tap.
- 4. The tapping circuit of claim 3 wherein each of the switching assemblies further includes an output buffer having a high impedance gate coupled to a respective one of the primary storage circuits, the buffer circuit being configured to produce the driving signal in response to the stored voltage.
- 5. The tapping circuit of claim 3 wherein each of the switching assemblies further includes an intermediate storage circuit coupled between a respective one of the primary storage circuits and the tap.
- 6. The tapping circuit of claim 5, further including a plurality of discharging circuits each coupled to discharge a respective one of the intermediate storage circuits.
- 7. The tapping circuit of claim 6 wherein each of the discharging circuits includes an activation input coupled to the respective primary storage circuit.
- 8. The tapping circuit of claim 5 wherein each of the isolation circuits is coupled to isolate the respective primary storage circuit from the intermediate storage circuit.
- 9. The tapping circuit of claim 8 wherein the primary and intermediate storage circuits include respective capacitances and the capacitance of each of the primary storage circuits is smaller than the capacitance of a respective one of the intermediate storage circuits.
- 10. The tapping circuit of claim 8 wherein the capacitance of the primary storage circuit is solely a parasitic capacitance.
- 11. The tapping circuit of claim 2, further including a plurality of discharge circuits each coupled to a respective one of the primary storage circuits.
- 12. The tapping circuit of claim 11 wherein each of the discharge circuits is configured to discharge the respective primary storage circuit at a constant rate.
- 13. The tapping circuit of claim 12 wherein the constant rate is selectable by a control signal.
- 14. A tapping circuit for tapping a transmission line to provide a signal to a signal line in a matrix addressable display, comprising:
- a charging source separate from the transmission line to provide a charge level independent of the number of tapping circuits on the transmission line; and
- a switching circuit comprising a transistor having a high impedance gate, an input terminal and an output terminal, the gate being coupled to the transmission line, the input terminal being coupled to the charging source and the output terminal being coupled to the signal line, wherein the switching circuit is responsive to transfer charge from the input terminal to the output terminal in response to a transmission line voltage having a magnitude greater than a threshold voltage magnitude.
- 15. The tapping circuit of claim 14 wherein the switching circuit includes a primary storage circuit coupled to receive charge from the charging source.
- 16. The tapping circuit of claim 15 wherein the switching circuit further includes a discharging circuit coupled to discharge the primary storage circuit.
- 17. The tapping circuit of claim 15, further including an isolation circuit coupled to isolate the primary storage circuit from the discharging circuit in response to a selected transmission line voltage.
- 18. A line activation circuit for driving a signal line, comprising:
- a transmission line;
- a plurality of taps on the transmission line;
- a plurality of output terminals; and
- a plurality of switching circuits each of the switching circuits coupled between a respective one of the output terminals and a charge source separate from the transmission line to provide a charge level independent of the number of taps on the transmission line, the switching circuits each including a primary storage circuit, the switching circuits each being configured to store charge from the charge source in the primary storage circuit in response to a signal at a respective one of the taps.
- 19. The line activation circuit of claim 18, further including:
- a plurality of discharging circuits each coupled to a respective one of the switching circuits, the discharging circuits each having an activation input, the discharging circuits each being coupled to discharge a portion of the stored charge in response to an activation signal at the activation input.
- 20. The line activation circuit of claim 19 wherein each of the switching circuits further includes:
- an intermediate charge storage circuit; and
- an isolation circuit coupled between the primary and intermediate charge storage circuits.
- 21. The line activation circuit of claim 20 wherein the isolation circuit includes a control input coupled to the tap.
- 22. A matrix addressable display, comprising:
- an input terminal;
- a transmission line coupled to the input terminal;
- a plurality of taps on the transmission line;
- a plurality of output terminals;
- a charge source different from the transmission line to provide a charge level independent of the number of taps on the transmission line;
- a plurality of switching circuits each coupled between the charge source and a respective one of the output terminals, the switching circuits configured to store charge from the charge source in response to a signal at a respective one of the taps; and
- an array of light-emitting assemblies wherein a plurality of the light-emitting assemblies are coupled respectively to each of the output terminals, and are responsive to emit light in response to the stored charge.
- 23. The display of claim 22, further including:
- a plurality of discharging circuits each coupled to a respective one of the switching circuits, each of the discharge circuits having an activation input, each of the discharge circuits being coupled to discharge a portion of the stored charge in response to an activation signal at the activation input.
- 24. The display of claim 23 wherein each of the switching circuits further includes:
- a primary charge storage circuit;
- an intermediate charge storage circuit; and
- an isolation circuit coupled between the primary and intermediate charge storage circuits.
- 25. A method of tapping a transmission line to produce a line driving signal, comprising:
- applying an input signal to the transmission line to induce a selected voltage at a first one of a plurality of tap locations;
- sensing a voltage at the first tap location with a high impedance gate of a transistor;
- storing a charge from a charge source to a primary storage circuit in response to the sensed voltage to produce a stored voltage the charge source being different from the transmission line to provide a charge level independent of the number of tap locations;
- maintaining the stored charge after completing the step of sensing a voltage at the first tap location; and
- producing the line driving signal in response to the maintained stored voltage.
- 26. The method of claim 25, further including electrically isolating the primary storage circuit from the first tap location after transferring the charge.
- 27. The method of claim 26 wherein electrically isolating the storage circuit comprises turning off the transistor.
- 28. The method of claim 26 wherein transferring charge comprises transferring charge to an intermediate storage circuit.
- 29. The method of claim 28, further including transferring charge from the intermediate storage circuit to a primary storage circuit.
- 30. The method of claim 29, further including isolating the primary storage circuit from the intermediate storage circuit.
- 31. The method of claim 30, further including discharging the intermediate storage circuit.
- 32. The tapping circuit of claim 1 wherein the charge source comprises a common charge supply coupled to more than one of the plurality of the switching assemblies.
- 33. The line activation circuit of claim 18 wherein the charge source comprises a common charge supply coupled to more than one of the plurality of switching circuits.
- 34. The matrix addressable display of claim 22 wherein the charge source comprises a common charge supply coupled to more than one of the plurality of the switching circuits.
STATEMENT AS TO GOVERNMENT RIGHTS
This invention was made with government support under Contract No. DABT 63-93-C-0025 awarded by Advanced Research Projects Agency ("ARPA"). The government has certain rights in this invention.
US Referenced Citations (6)