The present disclosure relates to a versatile, latency-independent interface between hardware components, such as between a read/write (R/W) channel or read channel (RDC) and a hard disk controller (HDC). Such an interface is flexible enough to support high read and write latencies of greater than one sector, a split sector format, and a second sector mark.
The statements in this section merely provide background information related to the present disclosure and may not constitute prior art.
As is shown in
Technology such as iterative turbo coding, which is being introduced into modern disk drive systems, requires more processing before the data is available, which, in turn, requires R/W channels or RDCs with higher latencies. One problem is that the interface used in the shorter latency systems is not capable of supporting the higher latencies. Accordingly, a new interface is needed that supports higher latency R/W channel or RDC designs.
It is therefore an object of the present invention to provide an interface between hardware components, such as between an HDC and a R/W channel or RDC, that supports relatively high read and write latencies.
It is another object of this invention to provide an interface signaling protocol which is flexible enough to support high read and write latencies of greater than one sector, and which supports a split sector format and multiple sector marks.
According to one aspect of the invention, a latency-independent interface between first and second hardware components is provided. Such a latency-independent interface comprises a data gate circuit that transmits a data gate signal; a data circuit that transmits or receives data under the control of the data gate signal; a media gate circuit that transmits a media gate signal; a mode selection circuit that transmits mode selection information under the control of the media gate signal; and a buffer attention circuit that receives a buffer attention signal.
In another aspect, the invention involves a latency-independent interface between first and second hardware components, which comprises a data gate circuit that receives a data gate signal; a data circuit that transmits or receives data under the control of the data gate signal; a media gate circuit that receives a media gate signal; a mode selection circuit that receives mode selection information under the control of the media gate signal; and a buffer attention circuit that transmits a buffer attention signal.
In yet another aspect of the invention, a latency-independent interface between first and second hardware components is provided. Such a latency-independent interface comprises a first data gate circuit that transmits a data gate signal; a first data circuit that transmits or receives data under the control of the data gate signal; a first media gate circuit that transmits a media gate signal; a first mode selection circuit that transmits mode selection information under the control of the media gate signal; a first buffer attention circuit that receives a buffer attention signal; a second data gate circuit that receives the data gate signal; a second data circuit that transmits or receives data under the control of the data gate signal; a second media gate circuit that receives the media gate signal; a second mode selection circuit that receives mode selection information under the control of the media gate signal; and a second buffer attention circuit that transmits a buffer attention signal.
Preferably, the mode selection information comprises tag information and control information. More preferably, the tag information comprises a tag command that identifies a location of associated data, and the control information comprises commands that indicate whether associated data is continued from a previous location or from a new location, a reset command, and size information including a size command that indicates size of associated data.
In other aspects, the invention embraces methods of transmitting and receiving signals between first and second hardware components corresponding to each of the interface devices set forth above. Such methods and/or steps thereof may be implemented by a program of instructions (e.g., software) embodied on a device-readable medium, such as a magnetic tape or disk, or optical medium that may be used to store such instructions. More broadly, the device-readable medium may include signals transmitted over network paths, infrared signals, as well as other signals throughout the electromagnetic spectrum that may be used to convey instructions. The instructions may be executed by a computer or other processor-controlled device. The program of instructions may also be in the form of hardware, or combination of software and hardware.
Still other aspects of the invention include interface protocols between at least two hardware components corresponding to each of the interface devices set forth above.
Other objects and attainments together with a fuller understanding of the invention will become apparent and appreciated by referring to the following description and claims taken in conjunction with the accompanying drawings.
Further areas of applicability will become apparent from the description provided herein. It should be understood that the description and specific examples are intended for purposes of illustration only and are not intended to limit the scope of the present disclosure.
The drawings described herein are for illustration purposes only and are not intended to limit the scope of the present disclosure in any way.
Referring to
In accordance with the invention, interface 20 employs a new signaling protocol which decouples the timing of the conventional read and write gate control signals with the transfer of data by replacing those signals with a MediaGate signal, as described below. The interface supports read and write latencies of more than a sector long. The interface also supports split sector format (i.e., noncontiguous sectors of data) and multiple sector marks.
In the illustrated embodiment, the interface 20 of the present invention employs a read clock signal (RCLK) sourced from the R/W channel and output during read operations, and a write clock signal (WCLK) sourced from the HDC and output during write operations.
In accordance with the invention, interface 20 further includes two buses and two respectively associated control signals. A data gate signal (DataGate), sourced from the HDC, is synchronous with, and controls, NRZ data transfer between the R/W channel and the HDC via a bi-directional data bus. In one embodiment, the data bus (NRZ [7:0]) is byte-wide, with bits 0-7 represented by NRZ [0]-NRZ [7]. However, the data bus of the present invention may accommodate more or less than eight bits. The data signal may also include a parity bit, which in a byte-wide signal may be represented by NRZ [8].
A media gate signal (MediaGate) is provided which, as previously noted, replaces the conventional read and write gate control signals. MediaGate is sourced from the HDC and indicates the location of particular sectors on the track media. MediaGate is used to control data transfer between the disk and the R/W channel and is associated with a mode selection bus MCMD [1:0] that provides mode selection information to the R/W channel. Such mode selection information includes tag, control and size information. More specifically, such mode selection information includes commands such as “Tag ID” that identifies the sector in which the associated data is contained, “Cont” or “New” which indicates that the data is continued from the previous sector or from a new sector and “Reset” which resets the data transfer operation, and “Size” which indicates the byte size of the data of bytes.
Another interface signal, FIFOattn, is sourced from the R/W channel and indicates channel FIFO status during write and read operations. When the channel FIFO becomes full during a write operation, FIFOattn is asserted (i.e., becomes high) to indicate that the channel FIFO is full and that no more data can be transferred from HDC at this time. In that situation, the HDC must pause and resume data transfer only after FIFOattn is de-asserted. During read operation, a high FIFOattn indicates that the channel FIFO is ready for data from the HDC. On the other hand, a low FIFOattn indicates that no data can be transferred, in which case the HDC must pause data transfer until FIFOattn is asserted.
Each of the HDC 22 and the R/W channel 24 include appropriate circuitry for transmitting and receiving the various signals, data and mode selection information between the two hardware components. For example, HDC 22 includes a data gate circuit 32 that transmits DataGate, and a data circuit 34 that transmits and receives data on the data bus under the control of DataGate. HDC 22 also includes a media gate circuit 36 that transmits MediaGate, and a mode selection circuit 38 that transmits mode selection information under the control of MediaGate. A buffer attention circuit 39 is provided for receiving FIFOattn. R/W channel 24 comprises corresponding circuit components, including a data gate circuit 42 that receives DataGate, and a data circuit 44 that transmits and receives data on the data bus under the control of DataGate. R/W channel 24 also includes a media gate circuit 46 that receives MediaGate, and a mode selection circuit 48 that receives mode selection information under the control of MediaGate. A buffer attention circuit 49 is provided for transmitting FIFOattn. Signal and data transmitting and receiving circuits are generally known, and based on the teachings provided herein, one skilled in the art would be able to construct and implement transmitting and receiving circuits to carry out the specific signaling protocol described herein.
A parity signal (not shown), sourced from the R/W channel, may be used during write mode as a parity error feedback for write data input. During read mode, the parity signal can be used to output a Thermal Asperity (TA) detector's flag.
In write/read operations, according to one embodiment, the R/W channel samples MCMD [1:0], received from the HDC, eight times in accordance with the WCLK/RCLK immediately after MediaGate is asserted. There are 2 bits/sample making a total of 16 bits. The R/W channel decodes the 16 bits of mode selection commands from the most significant bit to the least significant bit as set forth in Table 1 below.
In addition to the commands listed in Table 1, commands indicating various error conditions may also be employed.
In write/read operations, the assertion of DataGate is synchronous with NRZ data transfer. The 5 lower bits of the conventional Sync byte are replaced with data command information (DCMD) on the data bus NRZ [7:0]. The R/W channel decodes the lower 5 bits of DCMD as set forth below in Table 2.
In addition to the commands listed in Table 2, a size command may also be used.
Regarding the operation of FIFOattn, for write operations, FIFOattn will be asserted by the R/W channel just before its FIFO becomes full. In particular, after FIFOattn is asserted (i.e., goes high), the RAN channel FIFO is able to accept one more byte from the HDC. After that, while FIFOattn remains high, the HDC assumes a pause state and does not resume data transfer until FIFOattn is de-asserted again.
For read operations, FIFOattn will be asserted by the R/W channel if its FIFO data is available to be transferred to the HDC. After FIFOattn is de-asserted (i.e., goes from high to low), the HDC can read one more byte of data. After that, while FIFOattn remains low indicating the RAN channel FIFO is not ready, the HDC assumes a pause state. Data transfer from the R/W channel to the HDC is not resumed until FIFOattn is asserted again.
Write Operation
A write operation is initiated by the HDC by asserting DataGate which is synchronous with the data transfer on NRZ [7:0]. The NRZ data is latched by the R/W channel on the rising edge of WCLK, as shown in
In the case where the R/W channel FIFO is becoming full, with the high latency R/W channel of the present invention, FIFOattn will be asserted by the R/W channel when its FIFO has only one more location for data before it reaches an overflow condition. After detecting FIFOattn, HDC enters a pause state in which data transfer is temporarily halted. Data transfer is resumed only after FIFOattn is de-asserted. When data transfer is resumed the HDC also provides appropriate mode selection commands (DCMD).
The HDC provides additional information to the R/W channel on MediaGate, MCMD0 and MCMD1. After receiving the size information and matching the Tag IDs (DCMD and MCMD tag fields), the R/W channel can write data to the medium (e.g., the disk). The “New” command is issued for the beginning of a sector of data, while “Cont” is issued for the remaining data of a split sector. The HDC may use the “Reset” command to reset/reinitialize the R/W channel FIFO pointer.
Read Operation
Exemplary timing diagrams of various signals employed in high latency read operation is illustrated in
The R/W channel can read data from the medium, after receiving the size information and the “New” or “Cont” command. With the high latency R/W channel of the present invention, FIFOattn will be asserted by the R/W channel if its FIFO is ready to transfer data. The HDC starts receiving data after detecting FIFOattn in the asserted state. The R/W channel de-asserts FIFOattn one byte of data before an underrun condition occurs. After FIFOattn is de-asserted, the HDC enters a pause state in which data is not received. The R/W channel provides DCMD information when asserting FIFOattn again to allow data transfer to continue.
In transferring data from the R/W channel to the HDC with DCMD, the NRZ data is latched by the HDC on each rising edge of RCLK. The R/W channel provides an additional byte of mode information (DCMD) before regular data transfer. The DCMD values are set forth in Table 2 above. The R/W channel may use the Reset command to inform the HDC to reset/re-initialize the memory.
The interface signaling protocol of the present invention may be controlled by a processor operating in accordance with a program of instructions which may be in the form of software. Alternatively, the program of instructions may be implemented with discrete logic components, application specific integrated circuits (ASICs), digital signal processors, or the like. Based on the teachings herein, one skilled in the art would be able to implement an appropriate instruction program in either software or hardware for carrying out the interface signaling protocol of the present invention.
It should be readily apparent from the foregoing description that the interface of the present invention supports high read and write latencies of greater than one sector. In particular, with the additional Tag ID and control bits, interface 20 can support an R/W channel latency more than one sector long. The Tag ID advantageously allows the transfer of multiple noncontiguous sectors or out-of-order sectors. Moreover, the interface is also capable of supporting a split sector format and a multiple sector mark.
While embodiments of the invention have been described, it will be apparent to those skilled in the art in light of the foregoing description that many further alternatives, modifications and variations are possible. The invention described herein is intended to embrace all such alternatives, modifications and variations as may fall within the spirit and scope of the appended claims.
This application is a continuation of U.S. patent application Ser. No. 12/858,457, filed Aug. 18, 2010 (now U.S. Pat. No. 8,127,067), which is a continuation of U.S. patent application Ser. No. 12/214,186, filed Jun. 16, 2008 (now U.S. Pat. No. 7,783,815), which is a continuation of U.S. patent application Ser. No. 11/311,848 (now U.S. Pat. No. 7,389,374), filed Dec. 19, 2005, which is a continuation of U.S. patent application Ser. No. 10/962,321 (now U.S. Pat. No. 7,171,507), filed Oct. 12, 2004, which is a continuation of Ser. No. 09/661,912 (now U.S. Pat. No. 6,871,251), filed Sep. 14, 2000, which further claims the benefit of U.S. Provisional Application No. 60/205,594, filed May 17, 2000, the entire contents of each of which are hereby incorporated by reference herein.
Number | Name | Date | Kind |
---|---|---|---|
3571806 | Makie et al. | Mar 1971 | A |
4346440 | Kyu et al. | Aug 1982 | A |
4607348 | Sheth | Aug 1986 | A |
4771378 | Halford | Sep 1988 | A |
4779196 | Manga | Oct 1988 | A |
4803567 | Wilkinson et al. | Feb 1989 | A |
5121262 | Squires et al. | Jun 1992 | A |
5133060 | Weber et al. | Jul 1992 | A |
5151999 | Marzucco et al. | Sep 1992 | A |
5164867 | Hagiwara et al. | Nov 1992 | A |
5218686 | Thayer | Jun 1993 | A |
5218689 | Hotle | Jun 1993 | A |
5228129 | Bryant et al. | Jul 1993 | A |
5235683 | Dahlerud | Aug 1993 | A |
5264958 | Johnson | Nov 1993 | A |
5274772 | Dunn et al. | Dec 1993 | A |
5313340 | Takayama et al. | May 1994 | A |
5339395 | Pickett et al. | Aug 1994 | A |
5444857 | Rowland | Aug 1995 | A |
5544334 | Noll | Aug 1996 | A |
5555380 | Suzuki | Sep 1996 | A |
5561823 | Anderson | Oct 1996 | A |
5564027 | Bui et al. | Oct 1996 | A |
5568470 | Ben-Nun et al. | Oct 1996 | A |
5592632 | Leung et al. | Jan 1997 | A |
5592682 | Chejlava et al. | Jan 1997 | A |
5596737 | Strang, Jr. | Jan 1997 | A |
5603052 | Chejlava et al. | Feb 1997 | A |
5613136 | Casavant et al. | Mar 1997 | A |
5652848 | Bui et al. | Jul 1997 | A |
5675829 | Oskouy et al. | Oct 1997 | A |
5694614 | Bennett | Dec 1997 | A |
5758191 | Kasebayashi et al. | May 1998 | A |
5802554 | Caceres et al. | Sep 1998 | A |
5835144 | Matsumura et al. | Nov 1998 | A |
5838934 | Boutaud et al. | Nov 1998 | A |
5844920 | Zook et al. | Dec 1998 | A |
5905601 | Tsunoda | May 1999 | A |
5920709 | Hartung et al. | Jul 1999 | A |
5963386 | Assouad | Oct 1999 | A |
5987542 | Bang | Nov 1999 | A |
6009549 | Bliss et al. | Dec 1999 | A |
6034829 | Suzuki et al. | Mar 2000 | A |
6075663 | Chae | Jun 2000 | A |
6088754 | Chapman | Jul 2000 | A |
6112268 | Ohashi et al. | Aug 2000 | A |
6147826 | Hashimura | Nov 2000 | A |
6167461 | Keats et al. | Dec 2000 | A |
6178057 | Kuroda et al. | Jan 2001 | B1 |
6272589 | Aoki | Aug 2001 | B1 |
6278568 | Cloke et al. | Aug 2001 | B1 |
6286061 | Ross | Sep 2001 | B1 |
6298408 | Park | Oct 2001 | B1 |
6301633 | Chapman | Oct 2001 | B1 |
6378007 | Southwell | Apr 2002 | B1 |
6393506 | Kenny | May 2002 | B1 |
6407913 | Peachey et al. | Jun 2002 | B1 |
6513105 | Pontius | Jan 2003 | B1 |
6519667 | Kondo et al. | Feb 2003 | B2 |
6539439 | Nguyen et al. | Mar 2003 | B1 |
6556365 | Satoh | Apr 2003 | B2 |
6581141 | Kelley et al. | Jun 2003 | B1 |
6636906 | Sharma et al. | Oct 2003 | B1 |
6668290 | Nelson | Dec 2003 | B1 |
6671114 | Bang | Dec 2003 | B2 |
6711225 | Sutardja et al. | Mar 2004 | B1 |
6757698 | McBride et al. | Jun 2004 | B2 |
6871251 | Azimi | Mar 2005 | B1 |
6931473 | Graham et al. | Aug 2005 | B2 |
7110200 | Tomimoto | Sep 2006 | B2 |
7117498 | Li | Oct 2006 | B2 |
7171507 | Azimi | Jan 2007 | B2 |
7281065 | Lam et al. | Oct 2007 | B1 |
7389374 | Azimi | Jun 2008 | B1 |
7487268 | Lam et al. | Feb 2009 | B1 |
7783815 | Azimi | Aug 2010 | B1 |
8127067 | Azimi | Feb 2012 | B1 |
Entry |
---|
Hans-Peter Messmer, “The Indispensable PC Hardware Book”, 1995, Addison-Wesley Publishers, Ltd., 2nd Ed. pp. 1072-1077. |
Lee, ChangHwan, “IEEE Standard 1394 Serila Bus”, 1998, Pusan National University, 8 pages. |
Tiberiu Chelcea and Steven Nowick, “A Low-Latency FIFO for Mixed-Clock Systems”, 2000, IEEE, VLSI, 2000 Proceedings, IEEE Computer Society Workshop, 45 pages. |
Number | Date | Country | |
---|---|---|---|
60205594 | May 2000 | US |
Number | Date | Country | |
---|---|---|---|
Parent | 12858457 | Aug 2010 | US |
Child | 13404510 | US | |
Parent | 12214186 | Jun 2008 | US |
Child | 12858457 | US | |
Parent | 11311848 | Dec 2005 | US |
Child | 12214186 | US | |
Parent | 10962321 | Oct 2004 | US |
Child | 11311848 | US | |
Parent | 09661912 | Sep 2000 | US |
Child | 10962321 | US |