Claims
- 1. A high gain differential input and output stage circuit for a comparator device comprising:a first common mode setting portion coupled to a first differential output; and a second common mode setting portion coupled to a second differential output; wherein the first and second common mode setting portions have a first state in which the first and second common mode setting portions are coupled to the respective differential outputs for setting the common mode bias output voltage of the stage during a common mode condition and a second state in which the first and second common mode setting portions allow the respective differential outputs to swing rail to rail during a differential mode condition; the first common mode setting portion comprising a first diode coupled transistor selectively coupleable to the first differential output and the second common mode setting portion comprising a second diode coupled transistor selectively coupleable to a second differential output; the first common mode setting portion further comprising a first switch provided for selectively coupling the first differential output to the second diode coupled transistor and the second common mode setting portion further comprising a second switch provided for selectively coupling the second differential output to the second diode coupled transistor, the first switch being a transistor disposed between a drain and a gate of the first diode coupled transistor and the second switch being a transistor disposed between a drain and a gate of the second diode coupled transistor.
- 2. The circuit of claim 1, the transistor of the first switch having a source coupled to the gate of the first diode coupled transistor forming a first node and a gate coupled to the second differential output and the transistor of the second switch having a source coupled to the gate of the second diode coupled transistor forming a second node and a gate coupled to the first differential output.
- 3. The circuit of claim 2, further comprising at least one transistor coupled between the first node and the second node for holding the first node and the second node at substantially similar potentials.
- 4. The circuit of claim 3, further comprising a first level shifter and comparator circuit coupled to the first common mode setting portion and a second level shifter and comparator circuit coupled to the second common mode setting portion, the first and second level shifter and comparator circuits adapted to prohibit both the first node or the second node from being above a voltage of either the first and second differential outputs.
- 5. A method for controlling common mode voltage in a high gain differential stage circuit for a comparator device without an external feedback, comprising the steps of:providing a first diode coupled transistor selectively coupleable to a first differential output and a second diode coupled transistor selectively coupleable to a second differential output; coupling the first diode coupled transistor to the first differential output and coupling the second diode coupled transistor to the second differential output during common mode of the stage circuit; and alternating coupling and decoupling the first diode coupled transistor from the first differential output and the second diode coupled transistor from the second differential output during differential mode of the stage circuit, while providing a high impedance in place of the respective diode coupled transistor when it is decoupled.
- 6. The method of claim 5, the step of providing a first diode coupled transistor selectively coupleable to a first differential output and a second diode coupled transistor selectively coupleable to a second differential output further comprising the step of providing a first switch between a gate of the first diode coupled transistor and the first differential output and a second switch between a gate of the second diode coupled transistor and the second differential output wherein the gate of the first diode coupled transistor forms a first node and the gate of the second diode coupled transistor forms a second node.
- 7. The method of claim 6, further comprising the step of holding the first node and the second node at substantially similar potentials.
- 8. The method of claim 7, the step of holding the first node and the second node at substantially similar potentials comprising providing at least one transistor between the first and the second nodes.
- 9. A high gain differential input and output stage circuit for a comparator device without an external feedback, comprising:a first diode coupled transistor selectively coupleable to a first differential output; and a second diode coupled transistor selectively coupleable to a second differential output; wherein the first and second diode coupled transistors have a first state coupled to the respective differential outputs for setting the common mode bias output voltage of the stage and a second state alternating between a coupled and a decoupled state from the respective differential outputs, with a high impedance being provided in place of the respective diode coupled transistor when it is decoupled, for allowing rail to rail output swing during differential mode.
- 10. The circuit of claim 9, wherein the first and second differential outputs have a low impedance in the first state and a high impedance in the second state.
- 11. The circuit of claim 9, further comprising a first current source transistor arranged in parallel with the first diode coupled transistor and a second current source transistor arranged in parallel with the second diode coupled transistor, the first and second current source transistors operable to provide the output with high impedance in the second state.
- 12. The circuit of claim 9, further comprising a first switch provided for selectively coupling the first differential output to the first diode coupled transistor and a second switch provided for selectively coupling the second differential output to the second diode coupled transistor.
- 13. A high gain differential input and output stage circuit for a comparator device without an external feedback, comprising:a first diode coupled transistor selectively coupleable to a first differential output; and a second diode coupled transistor selectively coupleable to a second differential output; wherein the first and second diode coupled transistors have a first state coupled to the respective differential outputs for setting the common mode bias output voltage of the stage and a second state alternating between a coupled and a decoupled state from the respective differential outputs for allowing rail to rail output swing during differential mode; further comprising a first switch provided for selectively coupling the first differential output to the first diode coupled transistor and a second switch provided for selectively coupling the second differential output to the second diode coupled transistor, the first switch being a transistor disposed between a drain and a gate of the first diode coupled transistor and the second switch being a transistor disposed between a drain and a gate of the second diode coupled transistor.
- 14. The circuit of claim 13, the transistor of the first switch having a source coupled to the gate of the first diode coupled transistor forming a first node and a gate coupled to the second differential output and the transistor of the second switch having a source coupled to the gate of the second diode coupled transistor forming a second node and a gate coupled to the first differential output.
- 15. The circuit of claim 14, further comprising at least one transistor coupled between the first node and the second node for holding the first node and the second node at a substantially similar potential.
- 16. The circuit of claim 15, further comprising a first level shifter and comparator circuit coupled to the first common mode setting portion and a second level shifter and comparator circuit coupled to the second common mode setting portion, the first and second level shifter and comparator circuit adapted to prohibit either the first node or the second node from being above a voltage of either the first or second differential outputs.
- 17. A high gain differential input and output stage circuit for a comparator device without an external feedback, comprising:means for controlling output bias voltage in common mode, the means for controlling output bias voltage in common mode having a low output impedance; and means for providing a high output impedance during differential mode.
Parent Case Info
This application claims priority under 35 USC §119(e)(1) of provisional application Ser. No. 60/252,172, filed Nov. 20, 2000.
US Referenced Citations (8)
Non-Patent Literature Citations (1)
Entry |
Baker, Bonnie C., “What Does ‘Rail-to-Rail’ Output Really Mean?”, www.chipcenter.com, Analog Avenue, Tech Notes, pp. 1-4 (no date). |
Provisional Applications (1)
|
Number |
Date |
Country |
|
60/252172 |
Nov 2000 |
US |