Claims
- 1. A high-voltage power device structure having a low R.sub.ds(on), comprising:
- a source region of a first conductivity type formed in a silicon substrate region;
- a gate electrode located over said silicon substrate region adjacent said source region;
- a high voltage drift region located in a non-silicon-only substrate region, wherein said non-silicon-only substrate region comprises silicon-carbide;
- a drain region of said first conductivity type located in said high voltage drift region;
- a first diffused region of said first conductivity type located in said silicon substrate region adjacent said gate electrode;
- a second diffused region of said first conductivity type located in said high voltage drift region and connected to said first diffused region.
- 2. The device structure of claim 1, wherein said high-voltage drift region is formed within a trench of said silicon substrate region.
- 3. The device structure of claim 1, wherein said high-voltage drift region is formed on a SiO.sub.2 region separating said silicon substrate region from said high-voltage drift region.
- 4. The device structure of claim 1, wherein said silicon substrate region is formed on a first chip and said non-silicon-only substrate region is formed on a second chip, said first chip being distinct from said second chip.
- 5. A method of forming a power device structure having a low comprising the steps of:
- forming a gate electrode over a silicon substrate region;
- forming a source region of a first conductivity type and a first diffused region of said first conductivity type in said silicon substrate region;
- forming a high voltage drift region in a non-silicon-only substrate region, wherein said non-silicon-only substrate region comprises silicon carbide;
- forming a second diffused region of said first conductivity type and a drain region of said first conductivity type in said high voltage drift region; and
- connecting said first diffused region to said second diffused region.
- 6. The method of claim 5, wherein said high-voltage drift region is formed within a trench of said silicon substrate region.
- 7. The method of claim 5, wherein said high-voltage drift region is formed on a SiO.sub.2 region separating said silicon substrate region from said high-voltage drift region.
- 8. The method of claim 5, wherein said silicon substrate region is formed on a first chip and said non-silicon-only substrate region is formed on a second chip, said first chip being distinct from said second chip.
- 9. A hybrid power MOSFET comprising:
- a source region formed in a silicon substrate region;
- a gate electrode located over said silicon substrate region adjacent said source region;
- a high voltage drift region located in a non-silicon-only substrate region, said non-silicon-only substrate region comprising silicon carbide; and
- a drain region located in said high voltage drift region.
- 10. The hybrid power MOSFET of claim 9 further comprising:
- a first diffused region located in said silicon substrate region adjacent said gate electrode;
- a second diffused region located in said high voltage drift region and connected to said first diffused region.
- 11. The hybrid power MOSFET of claim 9, wherein said high-voltage drift region is formed within a trench of said silicon substrate region.
- 12. The hybrid power MOSFET of claim 9, wherein said high-voltage drift region is formed on a SiO.sub.2 region separating said silicon substrate region from said high-voltage drift region.
- 13. The hybrid power MOSFET of claim 9, wherein said silicon substrate region is formed on a first chip and said non-silicon only substrate region is formed on a second chip, said first chip being distinct from said second chip.
Parent Case Info
This application is a continuation of application Ser. No. 08/158,675 filed Nov. 29, 1993, now abandoned.
US Referenced Citations (5)
Foreign Referenced Citations (1)
Number |
Date |
Country |
60-42844 |
Mar 1985 |
JPX |
Continuations (1)
|
Number |
Date |
Country |
Parent |
158675 |
Nov 1993 |
|