Claims
- 1. A semiconductor memory array comprising a plurality of memory cells wherein each of said memory cells are further connect to a bit-line and a word-line for reading and writing a data signal from said memory cell, said memory array further comprising:a power supply for providing a high and a low memory cell voltages; and a read voltage means and a write voltage means for applying a read and write voltage relative to said high and low voltages on said word-lines for reading and writing said data signal respectively from each of said memory cells wherein said read voltage is different from said write voltage.
- 2. The semiconductor memory array of claim 1 wherein:said power supply maintaining said high and low memory cell voltage and said write voltage means applying a higher write voltage and said read voltage means applying a lower read voltage on said word-line.
- 3. The semiconductor memory array of claim 1 wherein:said write voltage means and said read voltage means applying a same voltage on said word-line for writing and reading said data signal and said power supply is controlled to provide a lower high voltage during a write cycle as said write voltage is applying said write voltage on said word-line.
- 4. The semiconductor memory array of claim 1 wherein:said write voltage means and said read voltage means applying a same voltage on said word-line for writing and reading said data signal and said power supply is controlled to provide a higher low voltage during a write cycle as said write voltage is applying said write voltage on said word-line.
- 5. The semiconductor memory array of claim 1 wherein:said write voltage means and said read voltage means applying a same voltage on said word-line for writing and reading said data signal and said power supply is controlled to provide a higher high voltage during a read cycle as said read voltage is applying said read voltage on said word-line.
- 6. The semiconductor memory array of claim 1 wherein:said write voltage means and said read voltage means applying a same voltage on said word-line for writing and reading said data signal and said power supply is controlled to provide a lower low voltage during a read cycle as said read voltage is applying said read voltage on said word-line.
- 7. The semiconductor memory array of claim 1 wherein:each of said memory cells is connected to a single bit line is provided for writing a data bit of either a high voltage or low voltage into said memory cells.
- 8. The semiconductor memory array of claim 1 wherein:each of said memory cells is connected to a single bit line for reading a data bit from and writing a data bit into said memory cells.
- 9. A semiconductor memory array comprising a plurality of memory cells wherein each of said memory cells are further connect to a bit-line and a word-line for reading and writing a data signal from said memory cell, said memory array further comprising:a power supply for providing a high and a low memory cell voltages; a read voltage means and a write voltage means for applying a read and write voltage relative to said high and low voltages on said word-lines for reading and writing said data signal respectively from each of said memory cells wherein said read voltage is different from said write voltage; and each of said bit-lines is connected to a signal sensing circuit operable at a logic-signal sensing level whereby memory signal sensing is not disturbed by logic-circuit noises.
- 10. The semiconductor memory array of claim 9 wherein:said signal sensing circuit comprises an inverter.
- 11. An integrated circuit (IC) comprising:a memory array comprising a plurality of memory cells wherein each of said memory cells are further connect to a bit-line and a word-line for reading and writing a data signal from said memory cell; each of said bit-lines is connected to a signal sensing circuit operable at a logic-signal sensing level significantly higher than a memory sensing level whereby memory signal sensing is not disturbed by logic-circuit noises without requiring a noise reduction circuit a logic circuit array disposed immediately next to said memory array.
Parent Case Info
This is a Divisional application and claims the Priority Date of Aug. 23, 2001 of a previously filed application with Ser. No. 09/938,431 filed on Aug. 23, 2001 now U.S. Pat. No. 6,606,275 by the Applicant of this Invention.
US Referenced Citations (2)
| Number |
Name |
Date |
Kind |
|
5619465 |
Nomura et al. |
Apr 1997 |
A |
|
6606275 |
Shau |
Aug 2003 |
B2 |