Claims
- 1. An analog to digital converter comprising:
an input switch array configured to sample a first input signal to a first input capacitor and a second input signal to a second input capacitor during a first time interval, said input switch array further configured to sample said first input signal to said second input capacitor and said second input signal to said first input capacitor during a third time interval; an integrator having a first and second integration capacitor; and a cross switch array coupled between said input switch array and said integrator, said cross switch array configured to transfer charges sampled during said first time interval from said first input capacitor to said first integration capacitor and from said second input capacitor to said second integration capacitor during a second time interval, said cross switch array further configured to transfer charges sampled during said third time interval from said first input capacitor to said second integration capacitor and from second input capacitor to said first integration capacitor during a fourth time interval.
- 2. The analog to digital converter of claim 1, wherein said input switch array is configured to provide a first sample path for said first input signal to said first input capacitor and a second sample path for said second input signal to said second input capacitor during said first time interval.
- 3. The analog to digital converter of claim 2, wherein said input switch array is configured to provide a third sample path for said first input signal to said second input capacitor and a fourth sample path for said second input signal to said first input capacitor during said third time interval.
- 4. The analog to digital converter of claim 1, wherein said cross switch array is configured to provide a first transfer path from said first input capacitor to said first integration capacitor and a second transfer path from said second input capacitor to said second integration capacitor during said second time interval.
- 5. The analog to digital converter of claim 4, wherein said cross switch array is configured to provide a third transfer path from said first input capacitor to said second integration capacitor and a fourth transfer path from said second input capacitor to said first integration capacitor during said fourth time interval.
- 6. The analog to digital converter of claim 1, wherein said fourth time interval is after said third time interval, said third time interval is after said second time interval, said second time interval is after said first time interval and said first, second, third, and fourth time intervals are non-overlapping.
- 7. An apparatus comprising:
an analog to digital converter (ADC), said ADC comprising: an input switch array configured to sample a first input signal to a first input capacitor and a second input signal to a second input capacitor during a first time interval, said input switch array further configured to sample said first input signal to said second input capacitor and said second input signal to said first input capacitor during a third time interval; an integrator having a first and second integration capacitor; and a cross switch array coupled between said input switch array and said integrator, said cross switch array configured to transfer charges sampled during said first time interval from said first input capacitor to said first integration capacitor and from said second input capacitor to said second integration capacitor during a second time interval, said cross switch array further configured to transfer charges sampled during said third time interval from said first input capacitor to said second integration capacitor and from second input capacitor to said first integration capacitor during a fourth time interval.
- 8. The apparatus of claim 7, wherein said input switch array is configured to provide a first sample path for said first input signal to said first input capacitor and a second sample path for said second input signal to said second input capacitor during said first time interval.
- 9. The apparatus of claim 8, wherein said input switch array is configured to provide a third sample path for said first input signal to said second input capacitor and a fourth sample path for said second input signal to said first input capacitor during said third time interval.
- 10. The apparatus of claim 7, wherein said cross switch array is configured to provide a first transfer path from said first input capacitor to said first integration capacitor and a second transfer path from said second input capacitor to said second integration capacitor during said second time interval.
- 11. The apparatus of claim 10, wherein said cross switch array is configured to provide a third transfer path from said first input capacitor to said second integration capacitor and a fourth transfer path from said second input capacitor to said first integration capacitor during said fourth time interval.
- 12. The apparatus of claim 7, wherein said fourth time interval is after said third time interval, said third time interval is after said second time interval, said second time interval is after said first time interval and said first, second, third, and fourth time intervals are non-overlapping.
- 13. A method comprising:
sampling a first input signal to a first input capacitor of an analog to digital converter (ADC) and a second input signal to a second input capacitor of said ADC during a first time interval; transferring charges sampled during said first time interval from said first input capacitor to a first integration capacitor of an integrator of said ADC and from said second input capacitor to a second integration capacitor of said integrator during a second time interval; sampling said first input signal to said second input capacitor and said second input signal to said first input capacitor during a third time interval; and transferring charges sampled during said third time interval from said first input capacitor to said second integration capacitor and from second input capacitor to said first integration capacitor during a fourth time interval.
- 14. The method of claim 13, wherein said first and second input signals comprise first and second analog signals.
- 15. The method of claim 14, wherein said first analog signal is positive compared to a predetermined signal level and said second analog signal is negative compared to said predetermined signal level.
- 16. The method of claim 13, wherein said first, second, third, and fourth time intervals are non-overlapping.
Parent Case Info
[0001] This application is a continuation of, and claims priority to, application Ser. No. 10/142,503 filed May 10, 2002, which is hereby incorporated by reference.
Continuations (1)
|
Number |
Date |
Country |
Parent |
10142503 |
May 2002 |
US |
Child |
10838563 |
May 2004 |
US |