Claims
- 1. A current source, comprising:
a buffer; an input terminal coupled to the non-inverting input of the buffer; a first MOS transistor; the output of the buffer being coupled to the gate of the first MOS transistor; an input pin; the source of the first MOS transistor coupled to the input pin; the drain of the first MOS transistor being coupled to the inverting input of the buffer; a first resistor; the first terminal of the first resistor being coupled to the gate of the first MOS transistor; a second MOS transistor; the second terminal of the first resistor being coupled to the gate of the second MOS transistor; a capacitor; the first terminal of the capacitor also being coupled to the gate of the second MOS transistor; the second terminal of the capacitor also being coupled to the inverting input of the buffer; the drain of the second MOS transistor being coupled to a ground pin; and the source of the second MOS transistor being coupled to an output terminal.
- 2. The current source of claim 1, wherein the buffer comprises an op-amp buffer.
- 3. The current source of claim 1, wherein the first MOS transistor comprises a PMOS transistor.
- 4. The current source of claim 1, wherein the second MOS transistor comprises an NMOS transistor.
- 5. The current source of claim 1, wherein the input terminal receives a voltage reference input signal.
- 6. The current source of claim 1, adapted for use in a power supply circuit.
- 7. The current source of claim 1, adapted for use in an integrated circuit.
- 8. The current source of claim 1, further comprising:
a second resistor; the ground pin being coupled to a first terminal of the second resistor; and the second terminal of the second resistor being coupled to ground.
- 9. The current source of claim 8, wherein the second resistor is external to the remainder of the current source circuit.
- 10. The current source of claim 8, operable to shunt noise to ground and a clean, current signal to the output terminal.
- 11. A method of generating a current output, comprising:
inputting a reference voltage signal into a buffer; routing the voltage signal through the buffer to a first MOS transistor; routing the buffered signal through an RC circuit; biasing a second MOS transistor with the buffered, filtered signal; and outputting a clean, current output signal from the second MOS transistor.
- 12. The current source of claim 11, wherein the buffer comprises an op-amp buffer.
- 13. The current source of claim 11, wherein the first MOS transistor comprises a PMOS transistor.
- 14. The current source of claim 11, wherein the second MOS transistor comprises an NMOS transistor.
- 15. The current source of claim 11, adapted for use in a power supply circuit.
- 16. The current source of claim 11, adapted for use in an integrated circuit.
CROSS REFERENCE TO RELATED APPLICATIONS
[0001] This application is related to and claims priority of U.S. Provisional Patent Application No. 60/343,652 filed on Jan. 22, 2002 entitled “High PSRR Current Source,” and the teachings are incorporated herein by reference.
Provisional Applications (1)
|
Number |
Date |
Country |
|
60343652 |
Dec 2001 |
US |