Benevit, et al., A 256K Dynamic Random Access Memory, dated Oct. 1982, IEEE Journal of Solid State Circuits, vol. SC-17, No. 5, pp. 857-861. |
Kung, et al., An 8K.times.8 Dynamic RAM with Self-Refresh, dated Oct. 1982, IEEE Journal of Solid State Circuits, vol. SC-17, No. 5, pp. 863-867. |
Fujii, et al., A 90 ns 256 K.times.1 Bit DRAM with Double-Level A1 Technology, dated Oct. 1983, IEEE Journal of Solid State Circuits, vol. SC-18, No. 5, pp. 437-440. |
D. Shear, "Analog Comparators," EDN, vol. 33, No. 1 (Jan. 1988), pp. 75-82. |