1. Field of the Invention
The present invention relates to a high speed amplifier and a comparator using the same applied to a sequential successive approximation analog-to-digital (A/D) converter.
2. Description of the Related Art
Generally, A/D converters are required to accurately convert an analog signal into a digital signal at high speed.
One typical A/D converter is a sequential successive approximation A/D converter which is constructed by a comparator for comparing an input voltage with a reference voltage derived from an input analog voltage, a sequential approximation register (SAR), a digital-to-analog (D/A) converter for performing a D/A conversion upon the content of the sequential approximation register to generate the input voltage, and a control circuit for controlling the content of the sequential approximation register in accordance with the output signal of the comparator. This will be explained later in detail.
A first prior art comparator is constructed by a plurality of cascaded fast amplifiers of a two-input and two-output type with a low gain (amplification) and a low output impedance operable at high speed, and a slow amplifier of a two-input and one-output type with a high gain (amplification) and a high output impedance operable at low speed (see: FIG. 7 of JP-10-200385A). This also will be explained later in detail.
In the above-described first prior art comparator, however, when the input voltage crosses the reference voltage, one return delay time is caused by each of the fast amplifiers, so that the total delay time would be increased. Also, the operation speed of the fast amplifiers per se cannot be increased. Thus, the first prior art comparator cannot be operated at a high speed.
A second prior art comparator, switches are provided at the output ends of each of the fast amplifiers of the first prior art comparator (see: FIGS. 1 and 2 of JP-10-200385A). As a result, every time a stable time period has passed after one comparison operation, the above-mentioned switches are turned ON, so that the output voltages of the fast amplifiers are initialized or reset to their operating points. Therefore, since no return delay times are generated, the total delay time is not increased. Thus, the second prior art comparator may be operated at high speed. This also will be explained later in detail.
In the above-described second prior art comparator, however, since the OFF timings of the above-mentioned switches must be determined in view of the maximum values of delay time periods of the fast amplifiers, the stable time period is not always short, so that the total delay time would not always be decreased. Also, the operation speed of the fast amplifiers per se cannot be increased. Thus, the second prior art comparator would not always be operated at high speed.
According to the present invention, in an amplifier including first and second power supply terminals, first and second output terminals, a first load connected between the first power supply terminal and the first output terminal, a second load connected between the first power supply terminal and the second output terminal, a constant current source connected to the second power supply terminal, a first transistor connected between the first output terminal and the constant current source, a control terminal of the first transistor being adapted to receive an input voltage, and a second transistor connected between the second output terminal and the constant current source, a control terminal of the second transistor being adapted to receive an reference voltage, an amplification and output impedance switching circuit is connected between the first and second output terminals, so that the amplification and output impedance switching circuit controls the amplification and output impedance of the amplifier in accordance with a control signal.
Also, first, the control signal is a first value to make the amplifier have a first amplification and a first output impedance, and then, the control signal is a second value to make the amplifier have a second amplification higher than the first amplification and a second output impedance higher than the first output impedance. Thus, the operation speed of the amplifier is substantially increased.
Thus, in the amplifier according to the present invention, the amplification and output impedance is controlled by changing the resistance between the first and second output terminals without changing the resistance values of the first and second loads. In other words, the operating output points of the amplifier are unchanged at a switching of the amplification and output impedance by the control signal.
Further in a comparator including a plurality of first amplifiers of a two-input and two-output type connected in series and a second amplifier of a two-input and one-output type connected to a final one of the first amplifiers, the above-mentioned amplifier is used as at least one of the first amplifiers, so that the total delay time caused by the first amplifiers can be decreased.
Thus, even in the comparator according to the present invention, even when the amplification and output impedance of the above-mentioned amplifier is changed, the operating output points of the amplifier are unchanged so that the delay of comparison operations is not generated.
The present invention will be more clearly understood from the description set forth below, as compared with the prior art, with reference to the accompanying drawings, wherein:
Before the description of the preferred embodiment, a prior art sequential successive approximation A/D converter and prior art comparators applied to the sequential successive approximation A/D converter will be explained with reference to FIGS. 1 to 7.
In
On the other hand, an end of an input capacitor 5 is connected to a positive input of the comparator 1, and an end of a reference capacitor 6 is connected to a negative input of the comparator 1. In this case, the capacitance of the input capacitor 5 is the same as that of the reference capacitor 6, so that the input capacitor 5 and the reference capacitor 6 form a complete differential pair.
A switch S1 is connected to the other end of the input capacitor 5 to receive an analog voltage AIN.
A switch S2 is connected between the output of the D/A converter 4 and the other end of the input capacitor 5 to receive the analog output voltage of the D/A converter 4.
Switches S3 and S4 are connected between the other end of the reference capacitor 6 and a reference line REF which is further connected via switches sfa and sfb to the positive input and negative input, respectively, of the comparator 1.
The switches S1 and S2 are complementary. That is, when one of the switches S1 and S2 is turned ON, the other is turned OFF. Also, the switches S3 and S4 are complementary. That is, when one of the switches S3 and S4 is turned ON, the other is turned OFF.
Since the two switches S1 and S2 are provided for the input capacitor 5 while the switches S3 and S4 are provided for the reference capacitor 6, the capacitance of the Input capacitor 5 including its parasitic capacitance is substantially the same as that of the reference capacitor 6 including its parasitic capacitance.
On the other hand, the switches S1 and S3 are complementary. That is, when one of the switches S1 and S3 is turned ON, the other is turned OFF. Also, the switches S2 and S4 are complementary. That is, when one of the switches S2 and S4 is turned ON, the other is turned OFF. Thus, the noise due to the switching of the switches S1, S2, S3 and S4 can be diminished.
The control circuit 2 also controls the switches S1 and S4, the switches S2 and S3, and the switches sfa and sfb.
The operation of the sequential successive approximation A/D converter of
First, in the sample/hold mode, the control circuit 2 turns ON the switches S1, S4, sfa and sfb, and turns OFF the switches S2 and S3. As a result, the Input capacitor 5 is charged by the difference between the analog voltage AIN and the voltage at the reference line REF, while the ends of the reference capacitor 6 are not charged. Therefore, the reference voltage Vref at the reference line REF, i.e., at the negative input of the comparator 1 corresponds to the analog voltage AIN.
In a comparison mode, the control circuit 2 turns ON the switches S2 and S3 and turns OFF the switches S1, S4, sfa and sfb, so that comparison operations are carried out four times. Note that the reference voltage Vref (AIN) is maintained at the negative input of the comparator 1 by the turned-OFF switches sfa and sfb. Also, assume that, when the sequential approximation register 3 generates a 4-bit digital signal (D3, D2, D1, D0), the digital-to-analog converter 4 generates the input voltage Vin as illustrated in
First, the control circuit 2 sets “1000” where only the most significant bit (MSB) D3 is “1” in the sequential approximation register 3. As a result, the digital-to-analog converter 4 supplies V8 to the capacitor 5, so that Vin=V8−AIN+Vref. Therefore, since Vin=V8−AIN+Vref>Vref) the output voltage Vout of the comparator 1 is high.
Next, upon receipt of the high output voltage Vout of the comparator 1, the control circuit 2 resets the most significant bit D3 (D3=0) and sets the second significant bit D2 (D2=1). That is, the control circuit 2 sets “0100” in the sequential approximation register 3. As a result, the digital-to-analog converter 4 supplies V4 to the capacitor 5, so that Vin=V4−AIN+Vref. Therefore, since Vin=V4−AIN+Vref<Vref, the output voltage Vout of the comparator 1 is low.
Next, upon receipt of the low output voltage Vout of the comparator 1, the control circuit 2 sets the third significant bit D1 (D1=1). That is, the control circuit 2 sets “0110” in the sequential approximation register 3. As a result, the digital-to-analog converter 4 supplies V6 to the capacitor 5, so that Vin=V6−AIN+Vref. Therefore, since Vin=V6−AIN+Vref>Vref) the output voltage Vout of the comparator 1 is high.
Finally, upon receipt of the high output voltage Vout of the comparator 1, the control circuit 2 resets the third significant bit D1 (D1=0) and sets the least significant bit (LSB) D0 (D0=1). That is, the control circuit 2 sets “0101” in the sequential approximation register 3. As a result, the digital-to-analog converter 4 supplies V5 to the capacitor 5, so that Vin=V5−AIN+Vref. Therefore, since Vin=V5−AIN+Vref<Vref, the output voltage Vout of the comparator 1 is low.
Thus, the 4-bit digital signal (D3, D2, D1, D0)−(0, 1, 0, 1) is obtained.
Note that a time period of comparison operation for 1-bit is defined by Tcycle.
In the sequential successive approximation A/D converter of
In
In the fast differential amplifiers 101, 102 and 103, the relationship between the output voltages Vc1a, Vc2a and Vc3a and the output voltages Vc1b, Vc2b and Vc3b is opposite in phase to the relationship between the input voltages V11a, V12a and Vc3a and the input voltages V11b, V12b and V13b. Also, in the slow differential amplifier 104, when V14a>V14b, the output voltage Vout is high (=VDD), and when V14a≦V14b, the output voltage Vout is low (=GND).
The input ends of the differential amplifiers 101, 102, 103 and 104 are connected via switches sf1a, sf1b, sf2a, sf2b, sf3a, sf3b, sf4a and sf4b to a reference line REF. The switches sf1a, sf1b, sf2a, sf2b, sf3a, sf3b, sf4a and sf4b are controlled by a control circuit 120 so that the operating points of the input voltages of the differential amplifiers 101, 102, 103 and 104 can be at the reference voltage Vref before the comparison operations.
In
In the fast differential amplifier of
Av=gm·r
Vc=Iout·r
where r is an output impedance at the output terminal OUTa;
gm is the mutual conductance of each of the transistors Qn1 and Qn2; and
Iout is a current flowing through the transistor Qn1 or Qn2.
Note that the differential amplifier 104 can be constructed by a single and differential amplifier with a high gain (amplification) and a high output impedance at a low speed.
The operation of the comparator of
Before time t0, the control circuit 120 turns ON all the switches sf1a, sf1b, sf2a, sf2b, sf3a, sf3b, sf4a and sf4b, so that the input voltages V11a, V11b, V12a, V12b, V13a, V13b, V14a and V14b of the differential amplifiers 101, 102, 103 and 104 are initialized to Vref (operating point).
At time t0, the control circuit 120 turns ON all the switches sf1a, sf1b, sf2a, sf2b, sf3a, sf3b, sf4a and sf4b, so that the input voltages V11a, V12a, V13a, and V14a are separated from the input voltages V11b, V12b, V13b, and V14b, respectively.
Also, at time t0, the input voltage Vin is caused to be V8 (1000), so that the output voltages Vc1a, Vc2a, Vc3a and Vc4a of the differential amplifiers 101, 102, 103 and 104 are changed with delay time periods T1, T2, T3 and T4, respectively, determined by time constants determined by the capacitors 111a, 111b, 112a, 112b, 113a and 113b, the parasitic capacities and the like of the differential amplifiers 101, 102, 103 and 104. Therefore, in a time period Tcycle (1), the total delay time T is
T=T1+T2+T3+T4.
Next, at time t1 after Tcycle (1) has passed, the input voltage Vin is switched from V8 (1000) to V4 (0100), so that the Input voltage Vin crosses the reference voltage Vref. In this case, it will take return delay times ΔT1, ΔT2 and ΔT3 determined by the above-mentioned time constants for the output voltages Vc1a, Vc2a and Vc3a to return to Vref (operating point). Therefore, in a time period Tcycle (2), the total delay time period T is
T=T1+T2+T3+T4+ΔT1+ΔT2+ΔT3.
Next, at time t2 after Tcycle (2) has passed, the input voltage Vin is switched from V4 (0100) to V6 (0110), so that the input voltage Vin crosses the reference voltage Vref. Even in this case, it will take return delay times ΔT1, ΔT2 and ΔT3 determined by the above-mentioned time constants for the output voltages Vc1a, Vc2a and Vc3a to return to Vref (operating point). Therefore, in a time period Tcycle (3), the total delay time period T is
T=T1+T2+T3+T4+ΔT1+ΔT2+ΔT3.
Finally, at time t3 after Tcycle (3) has passed, the input voltage Vin is switched from V6 (0110) to V5 (0101), so that the input voltage Vin crosses the reference voltage Vref. Even in this case, it will take return delay times ΔT1, ΔT2 and ΔT3 determined by the above-mentioned time constants for the output voltages Vc1a, Vc2a and Vc3a to return to Vref (operating point). Therefore, in a time period Tcycle (4), the total delay time period T is
T=T1+T2+T3+T4+ΔT1+ΔT2+ΔT3.
Thus, in the comparator of
In
The operation of the comparator of
Before time t0, the control circuit 120 turns ON all the switches sf1a, sf1b, sf2a, sf2b, sf3a, sf3b, sf4a, sf4b, ss1, ss2 and ss3 so that the input voltages V11a, V11b, V12a, V12b, V13a, V13b, V14a and V14b of the differential amplifiers 101, 102, 103 and 104 are initialized to Vref (operating point), and also, the output voltages Vc1a, Vc1b, Vc2a, Vc2b, Vc3a and Vc3b of the differential amplifiers 101, 102 and 103 are initialized to their operating points.
At time t0, the control circuit 120 turns ON all the switches sf1a, sf1b, sf2a, sf2b, sf3a, sf3b, sf4a, sf4b, ss1, ss2 and ss3, so that the input voltages V11a, V12a, V13a, and V14a are separated from the input voltages V11b, V12b, V13b, and V14b, respectively.
Also, at time to, the input voltage Vin is caused to be V8 (1000), so that the output voltages Vc1a, Vc2a, Vc3a and Vc4a of the differential amplifiers 101, 102, 103 and 104 are changed with delay time periods T1, T2, T3 and T4, respectively, determined by time constants determined by the capacitors 111a, 111b, 112a, 112b, 113a and 113b, the parasitic capacities and the like of the differential amplifiers 101, 102, 103 and 104. Therefore, in a time period Tcycle (1), the total delay time T is
T=T1+T2+T3+T4.
Next, at time t0′ after a stable time period Ts (>T1+T2+T3+T4) has passed, the control circuit 120 turns ON the switches ss1, ss2 and ss3, so that the output voltages Vc1a, Vc1b, Vc2a, Vc2b, Vc3a and Vc3b are initialized or reset to their operating points. Note that the stable time period Ts is determined so that the output voltage Vout can surely be established.
Next, at time t1 after Tcycle (1) has passed, the input voltage Vin is switched from V8 (1000) to V4 (0100), so that the input voltage Vin crosses the reference voltage Vref. Then, the control circuit 120 sequentially turns OFF the switches ss1, ss2 and ss3. In this case, no return delay tires ΔT1, ΔT2 and ΔT3 of
T=T1+T2+T3+T4.
Next, at time t1′ after a stable time period Ts has passed, the control circuit 120 turns ON the switches ss1, ss2 and ss3, so that the output voltages Vc1a, Vc1b, Vc2a, Vc2b, Vc3a and Vc3b are initialized or reset to their operating points.
Next, at time t2 after Tcycle (2) has passed, the input voltage Vin is switched from V4 (0100) to V6 (0110), so that the input voltage Vin crosses the reference voltage Vref. Then, the control circuit 120 sequentially turns OFF the switches ss1, ss2 and ss3. Even in this case, no return delay times ΔT1, ΔT2 and ΔT3 of
T=T1+T2+T3+T4.
Next, at time t2′ after a stable time period Ts has passed, the control circuit 120 turns ON the switches ss1, ss2 and ss3, so that the output voltages Vc1a, Vc1b, Vc2a, Vc2b, Vc3a and Vc3b are initialized or reset to their operating points.
Finally, at time t3 after Tcycle (3) has passed, the input voltage Vin is switched from V6 (0110) to V5 (0101), so that the input voltage Vin crosses the reference voltage Vref. Then, the control circuit 120 sequentially turns OFF the switches ss1, ss2 and ss3. Even in this case, no return delay times ΔT1, ΔT2 and ΔT3 of
T=T1+T2+T3+T4.
Thus, in the comparator of
In the comparator of
Also, in the comparator of
In
In the fast/super fast differential amplifiers 11, 12 and 13, the relationship between the output voltages Vc1a, Vc2a and Vc3a and the output voltages Vc1b, Vc2b and Vc3b is opposite in phase to the relationship between the input voltages V11a, V12a and V13a and the input voltages V11b, V12b and V13b. Also, in the differential amplifier 14, when V14a>V14b, the output voltage Vout is high (=VDD), and when V14a≦V14b, the output voltage is low (=GND).
The input ends of the differential amplifiers 11, 12, 13 and 14 are connected via switches sf1a, sf1b, sf2a, sf2b, sf3a, sf3b, sf4a and sf4b to a reference line REF. The switches sf1a, sf1b, sf2a, sf2b, sf3a, sf3b, sf4a and sf4b are controlled by a control circuit 31 so that the operating points of the input voltages of the differential amplifiers 11, 12, 13 and 14 can be at the reference voltage Vref before the comparison operations.
As stated above, the slow differential amplifier 14, which corresponds to the slow differential amplifier 104 of
The control circuit 31 generates an amplification and output impedance control signal CNT and transmits it to the fast/super fast differential amplifiers 11, 12 and 13, so that the amplification and output impedance of the fast/super fast differential amplifiers 11, 12 and 13 are controlled.
Note that the comparator of
In
The p-channel MOS transistors Qp3 and Qp4 forming a first resistance circuit are connected in series between output terminals OUTa and OUTb. The gates of the p-channel MOS transistors Qp3 and Qp4 are connected to the ground terminal GND, while the backgates of the p-channel MOS transistors Qp3 and Qp4 are connected to the power supply terminal VDD. The connection point between the p-channel MOS transistors Qp3 and Qp4 is connected to the gates of the p-channel MOS transistors Qp1 and Qp2. Since the gates of the p-channel MOS transistors Qp3 and Qp4 are grounded, each of the p-channel MOS transistors Qp3 and Qp4 serves as a constant resistance.
The p-channel MOS transistors Qp5 and Qp6 forming a second resistance circuit are connected in series between the output terminals OUTa and OUTb. The gates of the p-channel MOS transistors Qp5 and Qp6 receive the amplification and output impedance control signal CNT, while the backgates of the p-channel MOS transistors Qp5 and Qp6 are connected to the power supply terminal VDD. The connection point between the p-channel MOS transistors Qp5 and Qp6 is connected to the gates of the p-channel MOS transistors Qp1 and Qp2. Since the gates of the p-channel MOS transistors Qp5 and Qp6 are controlled by the amplification and output impedance control signal CNT, each of the p-channel MOS transistors Qp3 and Qp4 serves as a variable resistance. For example, when the voltage of the amplification and output impedance control signal CNT is VDD, the variable resistance has a substantially infinite value. Also, when the voltage of the amplification and output impedance control signal CNT is GND, the variable resistance is substantially zero.
Note that the size of the p-channel MOS transistor Qp3 is preferably the same as that of the p-channel MOS transistor Qp4, so that the resistance value of the p-channel MOS transistor Qp3 is substantially the same as that of the p-channel MOS transistor Qp4. In this case, the voltages at the gates of the p-channel MOS transistors Qp1 and Qp2 are maintained at the operating points of the output voltages Vc1a and Vc1b (Vc2a and Vc2b, Vc3a and VC3b). Similarly, the size of the p-channel MOS transistor Qp6 is preferably the same as that of the p-channel MOS transistor Qp6, so that the resistance value of the p-channel MOS transistor Qp5 is substantially the same as that of the p-channel MOS transistor Qp6.
The operation of the fast/super fast differential amplifier of
When the amplification and output impedance control signal CNT indicates a high voltage such as VDD, the fast/super fast differential amplifier serves as a fast differential amplifier having a first amplification and a first output impedance operable at a fast speed. That is, the p-channel MOS transistors Qp5 and Qp6 are turned OFF, so that the output impedance is determined by a combined resistance of the p-channel MOS transistors Qp1, Qp2, Qp3 and Qp4.
On the other hand, when the amplification and output impedance control signal CNT indicates a low voltage such as GND, the fast/super fast differential amplifier serves as a super fast differential amplifier having a second amplification smaller than the first amplification and a second output impedance smaller than the first output impedance operable at a super fast speed. That is, the p-channel MOS transistors Qp5 and Qp6 are turned ON, so that the output impedance is determined by a combined resistance of the p-channel MOS transistors Qp1, Qp2, Qp3, Qp4, Qp5 and Qp6.
Thus, when the amplification and output impedance control signal CNT indicates a high voltage, the first output impedance is combined with the next stage capacitance to form a first time constant, so that the difference between the input voltages V11a (V12a, V13a) and V11b (V12b, V13b) is amplified by the first amplification at a fast speed depending upon the first time constant. On the other hand, when the amplification and output impedance control signal CNT indicates a low voltage, the second output impedance is combined with the next stage capacitance to form a second time constant, so that the difference between the input voltages V11a (V12a, V13a) and V11b (V12b, V13b) is amplified by the second amplification at a super fast speed depending upon the second time constant.
In summary, if the differential amplifier of
The operation of the comparator of
Before time to, the control circuit 31 turns ON all the switches sf1a, sf1b, sf2a, sf2b, sf3a, sf3b, sf4a and sf4b, so that the input voltages V11a, V11b, V12a, V12b, V13a, V13b, V14a and V14b of the differential amplifiers 101, 102, 103 and 104 are initialized to Vref (operating point). Also, the control circuit 31 makes the amplification and output impedance control signal CNT high (=VDD), so that the fast/super fast differential amplifiers 11, 12 and 13 are in a fast speed mode. That is, each of the differential amplifiers 11, 12 and 13 serves as a fast differential amplifier having a low gain (amplification) and a low output impedance operable at a fast speed.
At time t0, the control circuit 31 turns ON all the switches sf1a, sf1b, sf2a, sf2b, sf3a, sf3b, sf4a and sf4b, so that the input voltages V11a, V12a, V13a, and V14a are separated from the input voltages V11b, V12b, V13b, and V14b, respectively. Simultaneously, the control circuit 31 makes the amplification and output impedance control signal CNT low (=GND), so that the fast/super fast differential amplifiers 11, 12 and 13 enter a super fast speed mode defined by a time period TL. That is, each of the fast/super fast differential amplifiers 11, 12 and 13 serves a super fast differential amplifier having a much lower gain (amplification) and a much lower output impedance operable at a super fast speed.
Also, at time t0, the input voltage Vin is caused to be V8 (1000), so that the output voltages Vc1a, Vc2a and Vc3a of the differential amplifiers 11, 12 and 13 are rapidly changed with delay time periods T1a, T2a and T3a, respectively, in accordance with time constants substantially determined by the parasitic capacities and the like within the differential amplifiers 11, 12 and 13. Therefore, when the delay time period T1a has passed, the output voltages Vc1a of the differential amplifier 11 is changed to reach a predetermined level. Then, when the delay time period T3a has passed, the output voltage Vc3a of the differential amplifier 13 is changed to reach a predetermined level. As a result, the output voltage Vout of the slow differential amplifier 14 is changed with a delay time period T4 in accordance with a time constant determined by the parasitic capacitance and the like of the differential amplifier 14. Therefore, after the delay time period T4 has passed, the output voltage Vout of the differential amplifier 14 is changed and is finally brought close to VDD or GND at time t1.
Next, at time t0′ after the super fast mode time period TL formed by T1a, T2a and T3a (TL>T1a+T2a+T3a) has passed, the control circuit 31 makes the amplification and output impedance control signal CNT high (=VDD), so that the fast/super fast differential amplifiers 11, 12 and 13 return to a fast mode. In this case, the time t0′ is set before time t0″ when the output voltage Vout of the slow differential amplifier 14 starts to change.
Note that the super fast mode time period TL generally satisfies the following:
TL<T1+T2+T3+ΔT1+ΔT2+ΔT3
where T1, T2 and T3 (see:
ΔT1, ΔT2 and ΔT3 (see:
T=T1a+T2a+T3a+T4.
Next, at time t1 after Tcycle (1) has passed, the input voltage Vin is switched from V8 (1000) to V4 (0100), so that the input voltage Vin crosses the reference voltage Vref. In this case, the control circuit 31 makes the amplification and output impedance control signal CNT low (=GND), so that the differential amplifiers 11, 12 and 13 enter a super fast mode defined by a super fast time period TL. As a result, no return delay times ΔT1, ΔT2 and ΔT3 of
T=T1a+T2a+T3a+T4.
Next, at time t2 after Tcycle (2) has passed, the input voltage Vin is switched from V4 (0100) to V6 (0110), so that the input voltage Vin crosses the reference voltage Vref. Even in this case, since the differential amplifiers 11, 12 and 13 have entered a super fast mode, no return delay times ΔT1, ΔT2 and ΔT3 of
T=T1a+T2a+T3a+T4.
Finally, at time t3 after Tcycle (3) has passed, the input voltage Vin is switched from V6 (0110) to V5 (0101), so that the input voltage Vin crosses the reference voltage Vref. Even in this case, since the differential amplifiers 11, 12 and 13 have entered a super fast modes no return delay times ΔT1, ΔT2 and ΔT3 of
T=T1a+T2a+T3a+T4.
Thus, in the comparator of
In
In
Also, the amplification and output impedance switching circuits AS1, AS2 and AS3 of
In
In
In
Number | Date | Country | Kind |
---|---|---|---|
2006-105372 | Apr 2006 | JP | national |