Claims
- 1. An analog to digital converter comprising:
a reference ladder; a clock having phases φ1 and φ2; a track-and-hold amplifier tracking an input signal with its output signal during the phase φ1 and holding a sampled value during the phase φ2; a plurality of coarse amplifiers each inputting a corresponding tap from the reference ladder and the output signal; a plurality of fine amplifiers inputting corresponding taps from the reference ladder and a signal corresponding to the output signal, the taps selected based on outputs of the coarse amplifiers; a circuit responsive to the clock that receives the signal corresponding to the output signal, the circuit substantially passing the signal corresponding to the output signal and the corresponding taps to the fine amplifiers during the phase φ2 and substantially rejecting the signal corresponding to the output signal during the phase φ2; and an encoder converting outputs of the coarse and fine amplifiers to an N-bit digital signal representing the input signal.
- 2. The analog to digital converter of claim 1, wherein, for each fine amplifier, the circuit includes a plurality of transistors driven by either a supply voltage or the phase φ1.
- 3. The analog to digital converter of claim 2, wherein the transistors are FET transistors.
- 4. The analog to digital converter of claim 1, wherein, for each fine amplifier, the circuit includes two cross-coupled transistors, two signal inputs and two signal outputs, the two signal outputs differentially connected to differential inputs of each corresponding fine amplifier, the two signal inputs differentially connected to the output signal of the track-and-hold amplifier.
- 5. The analog to digital converter of-claim 1, wherein the output signal includes positive and negative differential outputs of the track-and-hold amplifier,
wherein the circuit includes first, second, third and fourth transistors,
wherein sources of the first and second transistors are connected to a positive differential output of the track-and-hold amplifier through a first sampling capacitor, wherein sources of the third and fourth transistors are connected to a negative differential output of the track-and-hold amplifier through a second sampling capacitor, wherein drains of the first and third transistors are connected to a positive differential input of the each fine amplifier, wherein drains of the second and fourth transistors are connected to a negative differential input of the each fine amplifier, and wherein gates of the second and third transistors are driven by the phase φ1.
- 6. The analog to digital converter of claim 5, wherein the transistors are FET transistors.
- 7. The analog to digital converter of claim 1, wherein the output signal includes positive and negative differential outputs of the track-and-hold amplifier, and
further including a transistor connected between the positive and negative differential outputs of the track and hold amplifier, a gate of the transistor being driven by the phase φ1.
- 8. The analog to digital converter of claim 7, wherein the transistor is a FET transistor.
- 9. The analog to digital converter of claim 7, further including:
a first reset transistor connected between a reset voltage and the positive differential output; a second reset transistor connected between the reset voltage and the negative differential output, wherein gates of the first and second reset transistors are driven by the phase φ1.
- 10. The analog to digital converter of claim 9, wherein the first and second reset transistors are FET transistors.
- 11. The analog to digital converter of claim 7, further including sampling capacitors at the positive and negative differential outputs of the track-and-hold amplifier.
- 12. The analog to digital converter of claim 1, wherein a transfer function of the circuit for differential mode is HDM(φ1)=0, HDM(φ2)=1, and a transfer function for common mode is HCM(φ1)=1, HCM(φ2)=1.
- 13. The analog to digital converter of claim 1, wherein each of the fine amplifiers includes a plurality of amplifier stages, and
wherein the circuit is coupled to an input of a first stage for each amplifier.
- 14. The analog to digital converter of claim 1, wherein each of the fine amplifiers includes a plurality of amplifier stages, and
wherein the circuit is coupled to inputs of each stage.
- 15. The analog to digital converter of claim 1, wherein each of the fine amplifiers includes a plurality of amplifier stages, and
wherein the circuit is coupled to inputs of alternating stages.
- 16. The analog to digital converter of claim 1, further including a sampling capacitor at each input of the fine and coarse amplifiers for sampling the output of the track-and-hold amplifier.
- 17. An analog to digital converter comprising:
a reference ladder; a two-phase clock having phases φ1 and φ2; a track-and-hold amplifier tracking an input signal with its output signal during the phase φ1 and holding a sampled value during the phase φ2; a plurality of coarse amplifiers each inputting a signal corresponding to the output signal and a corresponding tap from the reference ladder; a switching circuit that receives the signal corresponding to the output signal and has a differential mode transfer function of approximately 1 on the phase φ2 and approximately 0 on the phase φ1; a plurality of fine amplifiers inputting corresponding taps from the reference ladder and the signal corresponding to the output signal through the switching circuit, the taps selected based on outputs of the coarse amplifiers; and an encoder converting outputs of the coarse and fine amplifiers to an N-bit digital signal representing the input signal.
- 18. The analog to digital converter of claim 17, wherein, for each fine amplifier, the circuit includes a plurality of transistors driven by either a supply voltage or the phase φ1.
- 19. The analog to digital converter of claim 18, wherein the transistors are FET transistors.
- 20. The analog to digital converter of claim 17, wherein, for each fine amplifier, the switching circuit includes two cross-coupled transistors, two signal inputs and two signal outputs, the two signal outputs differentially connected to differential inputs of each corresponding fine amplifier, the two signal inputs differentially connected to the output signal of the track-and-hold amplifier.
- 21. The analog to digital converter of claim 17, wherein the output signal includes positive and negative differential outputs of the track-and-hold amplifier,
wherein the switching circuit includes first, second, third and fourth transistors,
wherein sources of the first and second transistors are connected to a positive differential output of the track-and-hold amplifier through a first sampling capacitor, wherein sources of the third and fourth transistors are connected to a negative differential output of the track-and-hold amplifier through a second sampling capacitor, wherein drains of the first and third transistors are connected to a positive differential input of the each fine amplifier, wherein drains of the second and fourth transistors are connected to a negative differential input of the each fine amplifier, and wherein gates of the second and third transistors are driven by the phase φ1.
- 22. The analog to digital converter of claim 21, wherein the transistors are FET transistors.
- 23. The analog to digital converter of claim 17, wherein the signal corresponding to the output signal includes positive and negative differential outputs of the track-and-hold amplifier, and
further including a transistor connected between the positive and negative differential outputs of the track and hold amplifier, a gate of the transistor being driven by the phase φ1.
- 24. The analog to digital converter of claim 23, wherein the transistor is a FET transistor.
- 25. The analog to digital converter of claim 23, further including:
a first reset transistor connected between a reset voltage and the positive differential output; a second reset transistor connected between the reset voltage and the negative differential output, wherein gates of the first and second reset transistors are driven by the phase φ1.
- 26. The analog to digital converter of claim 25, wherein the first and second reset transistors are FET transistors.
- 27. The analog to digital converter of claim 23, further including sampling capacitors at the positive and negative differential outputs of the track-and-hold amplifier.
- 28. The analog to digital converter of claim 17, wherein each of the fine amplifiers includes a plurality of amplifier stages, and
wherein the switching circuit is coupled to an input of a first stage for each amplifier.
- 29. The analog to digital converter of claim 17, wherein each of the fine amplifiers includes a plurality of amplifier stages, and
wherein the switching circuit is coupled to inputs of each stage.
- 30. The analog to digital converter of claim 17, wherein each of the fine amplifiers includes a plurality of amplifier stages, and
wherein the switching circuit is coupled to inputs of alternating stages.
- 31. The analog to digital converter of claim 17, wherein a transfer function of the switching circuit for common mode is HCM(φ2)=1, HCM(φ2)=1.
- 32. The analog to digital converter of claim 17, further including a sampling capacitor at each input of the fine and coarse amplifiers for sampling the output of the track-and-hold amplifier.
- 33. An analog to digital converter comprising:
a reference ladder; a multi-phase clock; a track-and-hold amplifier tracking an input signal with its output signal during one phase of the multi-phase clock and holding a sampled value during another phase of the multi-phase clock; a plurality of coarse amplifiers each inputting a signal corresponding to the output signal and a corresponding tap from the reference ladder; switching means that receives the signal corresponding to the output signal and responsive to the multi-phase clock, the means substantially passing the signal corresponding to the output signal to the fine amplifiers during the one phase and substantially rejecting the signal corresponding to the output signal during the another phase; a plurality of fine amplifiers inputting, through the switching means, corresponding taps from the reference ladder and the output signal, the taps selected based on outputs of the coarse amplifiers; and an encoder converting outputs of the coarse and fine amplifiers to an N-bit digital signal representing the input signal.
- 34. An analog to digital converter comprising:
a track-and-hold amplifier whose output signal tracks an input signal during one clock phase, and holds a sampled value during another clock phase; a coarse amplifier inputting the output signal and a coarse tap; a transfer matrix that substantially passes a signal corresponding to the output signal during the one clock phase and substantially blocks the signal corresponding to the output signal during the another clock phase; a fine amplifier inputting a fine tap and the output signal through the transfer matrix, the fine tap selected based on an output of the coarse amplifier; and an encoder converting outputs of the coarse and fine amplifiers to an N-bit digital signal representing the input signal.
- 35. An analog to digital converter comprising:
a differential coarse amplifier inputting a signal corresponding to an input signal and a coarse tap during one clock phase, and a sampled value during another clock phase; a plurality of cross-coupled transistors that substantially pass the first signal and a fine tap during the one clock phase and substantially block the first signal and the fine tap during the another clock phase, the fine tap selected based on a signal from the differential coarse amplifier; a differential fine amplifier inputting an output of the plurality of cross-coupled transistors; and an encoder converting outputs of the coarse and fine amplifiers to an N-bit digital signal representing the input signal.
CROSS-REFERENCE TO RELATED APPLICATIONS
[0001] This application is a Continuation-in-Part of application Ser. No.______, Filed: May 24, 2002, Titled: DISTRIBUTED AVERAGING ANALOG TO DIGITAL CONVERTER TOPOLOGY, Inventors: MULDER et al. (Attorney docket No. 1875.2830000); and is related to application Ser. No. ______, Filed: May 31, 2002; Titled: ANALOG TO DIGITAL CONVERTER WITH INTERPOLATION OF REFERENCE LADDER, Inventors: MULDER et al. (Attorney docket No. 1875.2810000); application Ser. No. ______, Filed: May 31, 2002, Titled: CLASS AB DIGITAL TO ANALOG CONVERTER/LINE DRIVER, Inventors: Jan MULDER et al. (Attorney docket No. 1875.2800000); and application Ser. No. ______, Filed: May 31, 2002, Inventor: Jan MULDER; Titled: SUBRANGING ANALOG TO DIGITAL CONVERTER WITH MULTI-PHASE CLOCK TIMING, Inventors: van der GOES et al. (Attorney docket No. 1875.2820000), all of which are incorporated by reference herein.
Continuations (1)
|
Number |
Date |
Country |
Parent |
10158595 |
May 2002 |
US |
Child |
10349073 |
Jan 2003 |
US |
Continuation in Parts (1)
|
Number |
Date |
Country |
Parent |
10153709 |
May 2002 |
US |
Child |
10158595 |
May 2002 |
US |