Claims
- 1. A transistor comprising:
- a semi-insulating substrate;
- a first layer of undoped GaAs formed on said semi-insulating substrate;
- a second layer of undoped AlGaAs formed on said first layer, said second layer having a smaller electron affinity than said first layer;
- first and second doped regions formed at both ends of said first and second layers in contact with said first and second layers;
- a third layer of P-type AlGaAs formed on said second layer between said first and second doped regions;
- first and second metal electrodes respectively connected to said first and second doped regions; and
- a third metal electrode connected to said third layer, no electron channel being present between said first and second layers when said first to third metal electrodes have no potential applied thereto, an electron channel being induced when holes are injected into said second layer from said third layer when potential is applied to said first to third metal electrodes.
- 2. A transistor comprising:
- a semi-insulating substrate;
- a first layer of undoped GaAs formed on said semi-insulating substrate;
- a second layer of N-type Al.sub.x Ga.sub.1-x As formed on said first layer, said Al.sub.x Ga.sub.1-x As continuously changing the value x from a predetermined value to zero as separating from said first layer;
- first and second metal electrode electrically connected to both ends of said first and second layers, respectively;
- a third layer of P-type GaAs formed on said second layer between said first and second metal electrodes to form a PN junction with said second layer; and
- a third metal electrode coupled to said third layer for receiving an electrical signal to forward bias said PN junction, a thickness and N-type impurity concentration of said second layer being such that no electron channel between said first and second layers is present when no potential is applied to said first to third electrodes, said third layer injecting holes into said second layer in accordance with the forward-biasing voltage, the injected holes inducing an electron channel between said first and second electrodes in the surface region of said first layer, such that a current flows between said first and second metal electrodes through said electron channel.
Priority Claims (1)
Number |
Date |
Country |
Kind |
262043 |
Dec 1984 |
JPX |
|
Parent Case Info
This is a continuation of application Ser. No. 807,935, filed 12-12-85, now abandoned.
US Referenced Citations (3)
Number |
Name |
Date |
Kind |
4075652 |
Umebachi et al. |
Feb 1978 |
|
4486766 |
Shannon |
Dec 1984 |
|
4558337 |
Saunier et al. |
Dec 1985 |
|
Continuations (1)
|
Number |
Date |
Country |
Parent |
807935 |
Dec 1985 |
|