Craninckz et al., “A 1.75 -GHz/3-V Dual-Modulus Divide-by-128/129 Prescaler in 0.7-μm CMOS”, IEEE Journal of Solid-State Circuits, vol. 31, No. 7, Jul. 1996, pp. 890-897. |
Tang et al., “A High-Speed Low-Power Divide-by-15/16 Dual Modulus Prescaler in 0.6μm CMOS”, Analog Integrated Circuits and Signal Processing, 28, 195-200, no date, and month, 2001, Kluwer Academic Publ., pp. 195-200. |
Chang et al., “A 1.2 GHz CMOS Dual-Modulus Prescaler Using New Dynamic D-Type Flip-Flops”, IEEE Jrnl. of Solid State Circuits, vol. 31, No. 5, May 1996, pp. 749-752. |
Foroudi et al., “CMOS High-Speed Dual-Modulus Frequency Divider for RF Frequency Synthesis”, IEEE Jrnl. of Solid-State Circuits, vol. 30, No. 2, Feb. 1995, pp. 93-100. |
Yang et al., “A CMOS Dual-Modulus Prescaler Based on a New Change Sharing Free D-Flip-Flop”, IEEE 2001, pp. 276-280. |