Claims
- 1. A memory device comprising:
- a plurality of bit lines;
- a plurality of word lines;
- a plurality of memory cells, each memory cell being uniquely associated with a bit line-word line pair;
- means for addressing a selected bit line;
- means for addressing a selected word line;
- a reference bit line coupled to a reference memory cell comprising a reference memory transistor programmed to a first logical state and having a source coupled to said reference bit line, a drain coupled to a selected voltage level, and a control gate coupled to a control signal;
- a differential sense amplifier having a first input lead coupled to said selected bit line, a second input lead coupled to said reference bit line, and an output lead for providing an output signal indicative of the logical state of the data stored in a selected memory cell defined by said selected bit line and said selected word line;
- balancing means for selectively causing said first and second input leads to be at the same voltage;
- a precharge source having a precharge output terminal;
- first means for coupling said precharge output terminal to said first input lead of said sense amplifier in order to provide a selected bit line charging current; and
- second means for coupling said precharge output terminal to said second input lead of said sense amplifier, in order to provide a reference bit line charging current; wherein said control signal in a first state selectively causes said reference memory transistor to conduct, and in a second state selectively causes said balancing means to cause said first and second input leads to be at the same voltage level.
- 2. A memory device as in claim 1 wherein:
- said precharge source comprises a transistor having a first source/drain terminal coupled to a voltage source, a second source/drain terminal coupled to said precharge output terminal, and a control gate coupled to a precharge control signal;
- said first means for coupling comprises a transistor having a first source/drain terminal coupled to said second source/drain terminal of the transistor of said precharge source, a second source/drain terminal coupled to said first input lead, and a control gate coupled to said first input lead; and
- said second means for coupling comprises a transistor having a first source/drain terminal coupled to said second source/drain terminal of the transistor of said precharge source, a second source/drain terminal coupled to said second input lead, and a control gate coupled to said first input lead.
- 3. A memory device as in claim 2 wherein the transistors of said first and second means for coupling are sized to supply a predetermined ratio of current to said selected bit line and said reference bit line.
- 4. A memory devise comprising:
- a plurality of bit lines;
- a plurality of word lines;
- a plurality of memory cells, each memory cell being uniquely associated with a bit line-word line pair;
- means for addressing a selected bit line;
- means for addressing a selected word line;
- a reference bit line coupled to a reference memory cell comprising a reference memory transistor programmed to a first logical state and having a source coupled to said reference bit line, a drain coupled to a selected voltage level, and a control gate coupled to a control signal;
- a differential sense amplifier having a first input lead coupled to said selected bit line, a second input lead coupled to said reference bit line, and an output lead for providing an output signal indicative of the logical state of the data stored in a selected memory cell defined by said selected bit line and said selected word line;
- balancing means for selectively causing said first and second input leads to be at the same voltage;
- a precharge source comprising a transistor having a first source/drain terminal coupled to a voltage source, a second source/drain terminal coupled to a precharge output terminal, and a control gate coupled to a precharge control signal;
- first means for coupling said precharge output terminal to said first input lead of said sense amplifier in order to provide a selected bit line charging current, said first means for coupling comprising a transistor having a first source/drain terminal coupled to said second source/drain terminal of the transistor of said precharge source, a second source/drain terminal coupled to said first input lead, and a control gate coupled to said first input lead; and
- second means for coupling said precharge output terminal to said second input lead of said sense amplifier in order to provide a reference bit line charging current, said second means for coupling comprising a transistor having a first source/drain terminal coupled to said second source/drain terminal of the transistor of said precharge source, a second source/drain terminal coupled to said second input lead, and a control gate coupled to said first input lead.
- 5. A memory device as in claim 4 wherein the transistors of said first and second means for coupling are sized to supply a predetermined ratio of current to said selected bit line and said reference bit line.
- 6. A method of operating a memory device which includes:
- a plurality of bit lines;
- a plurality of word lines;
- a plurality of memory cells, each memory cell being uniquely associated with a bit line-word line pair;
- means for addressing a selected bit line;
- means for addressing a selected word line;
- a reference bit line coupled to a reference memory cell;
- a differential sense amplifier having a first input lead coupled to said selected bit line, a second input lead coupled to said reference bit line, and an output lead for providing an output signal indicative of the logical state of the data stored in a selected memory cell defined by said selected bit line and said selected word line;
- balancing means for selectively causing said first and second input leads to be at the same voltage level;
- a precharge source having a precharge output terminal;
- first means for coupling said precharge output terminal to said first input lead in order to provide a selected bit line charging current, said first means for coupling comprising a transistor having a first source/drain terminal coupled to said precharge output terminal of said precharge source, a second source/drain terminal coupled to said first input lead, and a control gate coupled to said first input lead; and
- second means for coupling said precharge output terminal to said second input lead in order to provide a reference bit line charging current, said second means for coupling comprising a transistor having a first source/drain terminal coupled to said precharge output terminal of said precharge source, a second source/drain terminal coupled to said second input lead, and a control gate coupled to said first input lead;
- said method comprising the steps of:
- selecting a desired memory cell by selecting its associated bit line and word line;
- precharging said selected bit line and said reference bit line;
- causing said first and second input leads of said sense amplifier to have the same voltage potential;
- allowing the voltages on said first and second input leads to change based on the current provided by said first and second means for coupling through said selected bit line and said reference bit line, respectively; and
- sensing the voltages on said first and second input leads to provide said output signal.
- 7. A method as in claim 6 wherein said reference memory cell is turned off during said step of precharging.
- 8. A method as in claim 7 wherein said reference memory cell is turned on during said step of sensing.
CROSS REFERENCE TO RELATED APPLICATIONS
This application is a continuation of U.S. application Ser. No. 07/276,363, filed Nov. 23, 1988 now abandoned.
US Referenced Citations (6)
Non-Patent Literature Citations (2)
Entry |
"The Technology of a 1MBIT CMOS EPROM", by G. Nelmes, New Electronics, vol. 18, No. 22, Nov. 1985, pp. 70-74. |
"A 1MB CMOS EPROM with Enhanced Verification", by D. Novosel et al., 1988 IEEE Solid-State Circuits Conference, Digest of Technical Papers, 17th-19th Feb. 1988, pp. 124-125, 325. |
Continuations (1)
|
Number |
Date |
Country |
Parent |
276363 |
Nov 1988 |
|