Claims
- 1. A differential negative resistance source for providing negative resistance to a differential resonator of a differential voltage controlled oscillator (VCO), comprising:
first and second active devices, each having first and second current terminals and a control terminal; first and second current sinks, each coupled to a corresponding one of said second current terminals of said first and second active devices; and at least one capacitive device coupled between said second current terminals of said first and second active devices.
- 2. The differential negative resistance generator of claim 1, further comprising:
a first capacitor coupled between said control terminal of said first active device and said first current terminal of said second active device; and a second capacitor coupled between said control terminal of said second active device and said first current terminal of said first active device.
- 3. The differential negative resistance generator of claim 1, further comprising a bias circuit coupled to said control terminals of said first and second active devices.
- 4. The differential negative resistance generator of claim 3, wherein said bias circuit comprises:
a first resistor coupled between said control terminal of said first active device and a bias voltage; and a second resistor coupled between said control terminal of said second active device and said bias voltage.
- 5. The differential negative resistance generator of claim 1, wherein said at least one capacitive device comprises at least one capacitor.
- 6. The differential negative resistance generator of claim 1, wherein said at least one capacitive device comprises first and second capacitors coupled in series between said second terminals of said first and second active devices.
- 7. The differential negative resistance generator of claim 1, wherein said first and second active devices each comprise bipolar junction transistors in which said first current terminals are collector terminals, said second current terminals are emitter terminals, and said control terminals are base terminals.
- 8. The differential negative resistance generator of claim 1, wherein said first and second active devices each comprise MOSFETs in which said control terminals are gate terminals.
- 9. The differential negative resistance generator of claim 1, further comprising first and second capacitors, each coupled between said first and second current terminals of a respective one of said first and second active devices.
- 10. The differential negative resistance generator of claim 1, further comprising first and second capacitors, each coupled between said control terminal and said second current terminal of a respective one of said first and second active devices.
- 11. A differential negative resistance voltage controlled oscillator (VCO), comprising:
a resonator having first and second terminals that generate a differential oscillation signal with first and second polarity signals; and a differential negative resistance source coupled to said resonator, comprising:
first and second transistors, each having a controlled current path and a control terminal, wherein said controlled current path of each of said first and second transistors is coupled to a respective one of said first and second polarity signals of said differential oscillation signal; and a capacitive degeneration circuit coupled to said controlled current paths of said first and second transistors, said capacitive degeneration circuit operative to cancel at least a portion of extra capacitance of said differential negative resistance source applied to said resonator.
- 12. The differential negative resistance VCO of claim 11, wherein:
said first transistor comprises a first BJT having a collector coupled to said first polarity of said differential oscillation signal and an emitter coupled to said capacitive degeneration circuit; wherein said second transistor comprises a second BJT having a collector coupled to said second polarity of said differential oscillation signal and an emitter coupled to said capacitive degeneration circuit; and wherein said capacitive degeneration circuit comprises:
a capacitive network coupled between emitters of said first and second BJTs; and first and second current sinks, each coupled to an emitter of a respective one of said first and second BJTs.
- 13. The differential negative resistance VCO of claim 12, wherein said first and second current sinks each comprise:
a current sink transistor having an emitter, a collector coupled to an emitter of a respective one of said first and second BJTs, and a base coupled to a bias voltage; a resistor coupled between said emitter of said current sink transistor and ground; and a capacitor coupled between said base of said current sink transistor and ground.
- 14. The differential negative resistance VCO of claim 12, further comprising:
a first capacitor coupled between a base of said first BJT and a collector of said second BJT; and a second capacitor coupled between a base of said second BJT and a collector of said first BJT.
- 15. The differential negative resistance VCO of claim 14, further comprising a bias circuit that resistively couples said bases of said first and second BJTs to a bias voltage.
- 16. The differential negative resistance VCO of claim 15, wherein said resonator comprises an inductor coupled between said first and second polarity signals of said oscillation signal, said inductor having a center tap coupled to a DC supply voltage.
- 17. The differential negative resistance VCO of claim 12, further comprising first and second capacitors, each coupled between said collector and said emitter of a respective one of said first and second BJTs.
- 18. The differential negative resistance VCO of claim 12, further comprising first and second capacitors, each coupled between said base and said emitter of a respective one of said first and second BJTs.
- 19. A method of optimizing operation of a differential VCO having a differential resonator with a differential oscillation output, comprising:
coupling a differential output of a differential pair of transistors to the differential oscillation output; splitting the differential pair of transistors into first and second transistors by disconnecting common current terminals; coupling a first DC bias current sink to a current terminal of the first transistor and coupling a second DC bias current sink to a current terminal of the second transistor; and adding at least one capacitor between the current terminals of the first and second transistors.
- 20. The method of claim 19, further comprising:
tuning the at least one capacitor to reduce net differential capacitance applied to the differential resonator.
- 21. The method of claim 19, further comprising:
cross-coupling feedback capacitors between said first and second transistors; and tuning the cross-coupled capacitors and the at least one capacitor to reduce net differential capacitance applied to the differential resonator.
CROSS-REFERENCE TO RELATED APPLICATION(S)
[0001] The present application is based on U.S. Provisional Patent Application entitled “High Speed Differential Voltage Controlled Oscillator”, Serial No. 60/408,305, filed Sep. 5, 2002, which is hereby incorporated by reference in its entirety.
Provisional Applications (1)
|
Number |
Date |
Country |
|
60408305 |
Sep 2002 |
US |