Claims
- 1. A digital computing system with a first single-bit signal source, wherein the first single bit is represented by a binary addend signal which is provided as current differential between a first terminal X and a complementary first terminal X, a second single-bit signal source, wherein the second single bit is represented by a binary addend signal which is provided as current differential between a second terminal Y and a complementary second terminal Y, a multi-bit output signal, wherein each bit of the output signal is represented by a bipolar signal which is provided as current differential between an output terminal S and a complementary output terminal S, comprising:
- a single-bit arithmetic means for combining the first and second single-bit input signal sources to produce said multi-bit output signal, said single-bit arithmetic means comprises sum circuit means and carry circuit means;
- said sum circuit means comprises a plurality of first transistors, each transistor having respective base, emitter and collector, wherein said first plurality includes said emitters of first (24) and second (25) transistors being connected to said collector on eleventh transistor (34), said emitter of said eleventh transistor (34) being connected through first resistor (35) to a source of electrical potential (V.sub.EE), said base of said eleventh transistor (34) being connected to bias voltage source (V.sub.b), carry input terminal (C.sub.j) being connected to said base of said first transistor (24) and complementary carry input terminal (C.sub.j) being connected to said base of said second transistor (25) to provide a carry input signal, second input terminal (Y) being connected to said bases of third (26) and fourth (27) transistors, complementary second input terminal (Y) being connected said bases of fifth (28) and sixth (29) transistors, said emitters of third (26) and said fifth (28) transistors being connected to said collector of said first transistor (24), said emitters of said fourth transistor (27) and sixth transistor (29) being connected to said collector of said second transistor (25), first input terminal (X) being connected to said bases of seventh (30) and eighth (31) transistors, complementary first input terminal (X) being connected to said bases of ninth (32) and tenth (33) transistors, said emitters of seventh (30) and ninth (32) transistors being connected to said collectors of said fourth (27) and fifth (28) transistors, said emitters of said eighth (31) and tenth (33) transistors being connected to collectors of said third (26) and said sixth (29) transistors, said collectors of said seventh (30) and said tenth (33) transistors being connected to said base of first output transistor (36), said collectors of said eighth (31) and said ninth (32) transistors connected to said base of second output transistor (38), said collectors of said first and second output transistors (36, 38) and said base and said collector of twelfth transistor (40) being connected to ground, said emitter of said twelfth transistor (40) being connected by second resistor (42) to said base of said first output transistor (36), said emitter of said twelfth transistor (40) also being connected by third resistor (44) to said base of said second output transistor (38), said emitters of said first (36) and said second (38) output transistors being connected to said electrical source (V.sub.EE) by fourth and fifth resistors (46, 47) respectively, complementary output terminal (S) being connected to junction of said emitter of said second output transistor (38) and fifth resistor (47), and output terminal (S) being connected to junction of said emitter of said first output transistor (36) and said fourth resistor (46); and
- said carry circuit means comprises a second plurality of transistors, each transistor having respective base, emitter and collector, wherein said second plurality includes said emitters of first transistor (48) and second transistor (49) being connected to said collector of third output transistor (56), said emitter of said third output transistor (56) being connected through first resistor (57) to voltage source (V.sub.EE), said base of said third output transistor (56) being connected to said bias voltage source V.sub.b, carry input terminal (C.sub.j) being connected to said base of said first transistor (48), complementary carry input terminal (C.sub.j) being connected to said base of said second transistor (49) to provide the carry input signal, second input terminal (Y) being connected to said bases of third (50) and fourth (51) transistors, complementary second input terminal (Y) being connected to said bases of fifth (52) and sixth (53) transistors, said emitters of said third (50) and fifth (52) transistors being connected to said collector of said first transistor (48), said emitters of said fourth (51) and sixth (53) transistors being connected to said collector of said second transistor (49), first input terminal (X) being connected to said base of seventh transistor (54), first complementary input terminal (X) being connected to said base of eighth transistor (55), said emitters of said seventh (54) and eighth (55) transistors being connected to said collectors of said fourth (51) and fifth (52) transistors, said collectors of said third (50) and seventh (54) transistors being connected to said base of said second output transistor (58), said collectors of said sixth (53) and eighth (55) transistors being connected to said base of first output transistor (59), said collectors of said second and first output transistors (58, 59) and said base and said collector of ninth transistor (60) being connected to ground, said emitter of said ninth transistor (60) being connected by second resistor (62) to said base of said first output transistor (59), said emitter of said ninth transistor (60) being connected by third resistor (64) to said base of said second output transistor (58), said emitters of said first and second output transistors (59, 58) being connected to said electrical source (V.sub.EE) by fourth and fifth resistors (68, 66) respectively, carry output terminal (C.sub.o) being connected to junction of said emitter of said first output transistor (59) and said fourth resistor (68), and complementary carry output terminal (C.sub.o) being connected to junction of said emitter of said second output transistor (58) and said fifth resistor (66) to provide a carry output signal.
- 2. A digital computing system comprising:
- a first single-bit signal source, comprising at least a one-bit binary signal source, each bit of the at least one-bit binary signal source being represented by a binary addend signal, which is provided as current differential between a first input terminal X and a complementary first terminal X,
- a second single-bit signal source, comprising at least a one-bit binary signal source, each bit of the at least one-bit binary signal source being represented by a binary addend signal, which is provided as current differential between a second input terminal Y and a complementary second terminal Y;
- a single-bit output signal, comprising at least a one-bit binary signal, each bit of the at least one-bit output signal being represented by a bipolar signal, which is provided as current differential between an output terminal S and a complementary output terminal S;
- a single-bit arithmetic means for combining said first and second single-digit input signal sources to produce said single-digit output signal, said arithmetic means comprising sum circuit means and carry circuit means;
- said sum circuit means comprises a first plurality of transistors, each transistor having respective base, emitter and collector, wherein said first plurality includes emitters of first (24) and second (25) transistors being connected to said collector on eleventh transistor (34), said emitter of said eleventh transistor (34) being connected through first resistor (35) to a source of electrical potential (V.sub.EE), said base of said eleventh transistor (34) being connected to bias voltage source (V.sub.b), carry input terminal (C.sub.i) being connected to said base of said first transistor (24) and complementary carry input terminal (C.sub.i) being connected to said base of said second transistor (25) to provide a carry input signal, second input terminal (Y) being connected to said bases of third (26) and fourth (27) transistors, complementary second input terminal (Y) being connected said bases of fifth (28) and sixth (29) transistors, said emitters of third (26) and said fifth (28) transistors being connected to said collector of said first transistor (24), said emitters of said fourth transistor (27) and sixth transistor (29) being connected to said collector of said second transistor (25), first input terminal (X) being connected to said bases of seventh (30) and eighth (31) transistors, complementary first input terminal (X) being connected to said bases of ninth (32) and tenth (33) transistors, said emitters of seventh (30) and ninth (32) transistors being connected to said collectors of said fourth (27) and fifth (28) transistors, said emitters of said eighth (31) and tenth (33) transistors being connected to collectors of said third (26) and said sixth (29) transistors, said collectors of said seventh (30) and said tenth (33) transistors being connected to said base of first output transistor (36), said collectors of said eighth (31) and said ninth (32) transistors connected to said base of second output transistor (38), said collectors of said first and second output transistors (36, 38) and said base and said collector of twelfth transistor (40) being connected to ground, said emitter of said twelfth transistor (40) being connected by second resistor (42) to said base of said first output transistor (36), said emitter of said twelfth transistor (40) also being connected by third resistor (44) to said base of said second output transistor (38), said emitters of said first (36) and said second (38) output transistors being connected to said electrical source (V.sub.EE) by fourth and fifth resistors (46, 47) respectively, complementary output terminal (S) being connected to junction of said emitter of said second output transistor (38) and fifth resistor (47), and output terminal (S) being connected to junction of said emitter of said first output transistor (36) and said fourth resistor (46); and
- said carry circuit means comprises a second plurality of transistors, each transistor having respective base, emitter and collector wherein said second plurality includes emitters of first transistor (48) and second transistor (49) being connected to said collector of third output transistor (56), said emitter of said third output transistor (56) being connected through first resistor (57) to voltage source (V.sub.EE), said base of said third output transistor (56) being connected to said bias voltage source V.sub.b carry, input terminal (C.sub.i) being connected to said base of said first transistor (48), complementary carry input terminal (C.sub.i) being connected to said base of said second transistor (49) to provide the carry input signal, second input terminal (Y) being connected to said bases of third (50) and fourth (51) transistors, complementary second input terminal (Y) being connected to said bases of fifth (52) and sixth (53) transistors, said emitters of said third (50) and fifth (52) transistors being connected to said collector of said first transistor (48), said emitters of said fourth (51) and sixth (53) transistors being connected to said collector of said second transistor (49), the first input terminal (X) being connected to said base of seventh transistor (54), complementary first input terminal (X) being connected to said base of eighth transistor (55), said emitters of said seventh (54) and eighth (55) transistors being connected to said collectors of said fourth (51) and fifth (52) transistors, said collectors of said third (50) and seventh (54) transistors being connected to said base of said second output transistor (58), said collectors of said sixth (53) and eighth (55) transistors being connected to said base of first output transistor (59), said collectors of said second and first output transistors (58,59) and said base and said collector of ninth transistor (60) being connected to ground, said emitter of said ninth transistor (60) being connected by second resistor (62) to said base of said first output transistor (59), said emitter of said ninth transistor (60) being connected by third resistor (64) to said base of said second output transistor (58), said emitters of said first and second output transistors (59, 58) being connected to said electrical source (V.sub.EE) by fourth and fifth resistors (68, 66) respectively, carry output terminal (C.sub.o) being connected to junction of said emitter of said first output transistor (59) and said fourth resistor (68), and complementary carry output terminal (C.sub.o) being connected to junction of said emitter of said second output transistor (58) and said fifth resistor (66) to provide a carry output signal.
- 3. A digital computing system comprising:
- a first multi-bit binary addend signal source (a), with each bit of said first multi-bit binary signal source comprising at least one-bit binary signal input source (d), each bit of said at least one-bit binary signal input source (d) being represented by a binary addend signal, which is provided as current differential between a first input terminal X and a complementary first input terminal X;
- a second multi-bit binary addend signal source (b), each bit of said second multi-bit binary signal source comprising at least one-bit binary signals input source (e), each bit of said at least one-bit binary signal source (e) being represented by a binary addend signal, which is provided as current differential between a second input terminal Y and a complementary second input terminal Y;
- a multiple-bit output signal, each bit of said output signal being represented by a bipolar signal, which is provided as current differential between terminals an output terminal S and a complementary output terminal S;
- an arithmetic means for computing the output signal of said first (a) and second (b) signals representing a multi-bit output signal, said arithmetic means comprising sum circuit means and carry circuit means;
- said sum circuit means comprises a plurality of first transistors, each transistor having respective base, emitter and collector, wherein said first plurality includes said emitters of first (24) and second (25) transistors being connected to said collector on eleventh transistor (34), said emitter of said eleventh transistor (34) being connected through first resistor (35) to a source of electrical potential (V.sub.EE), said base of said eleventh transistor (34) being connected to bias voltage source (V.sub.b), carry input terminal (C.sub.i) being connected to said base of said first transistor (24) and complementary carry input terminal (C.sub.i) being connected to said base of said second transistor (25) to provide a carry input signal, second input terminal (Y) being connected to said bases of third (26) and fourth (27) transistors, complementary input terminal (Y) being connected said bases of fifth (28) and sixth (29) transistors, said emitters of third (26) and said fifth (28) transistors being connected to said collector of said first transistor (24), said emitters of said fourth transistor (27) and sixth transistor (29) being connected to said collector of said second transistor (25), first input terminal (X) being connected to said bases of seventh (30) and eighth (31) transistors, complementary first input terminal (X) being connected to said bases of ninth (32) and tenth (33) transistors, said emitters of seventh (30) and ninth (32) transistors being connected to said collectors of said fourth (27) and fifth (28) transistors, said emitters of said eighth (31) and tenth (33) transistors being connected to collectors of said third (26) and said sixth (29) transistors, said collectors of said seventh (30) and said tenth (33) transistors being connected to said base of first output transistor (36), said collectors of said eighth (31) and said ninth (32) transistors connected to said base of second output transistor (38), said collectors of said first and second output transistors (36, 38) and said base and said collector of twelfth transistor (40) being connected to ground, said emitter of said twelfth transistor (40) being connected by second resistor (42) to said base of said first output transistor (36), said emitter of said twelfth transistor (40) also being connected by third resistor (44) to said base of said second output transistor (38), said emitters of said first (36) and said second (38) output transistors being connected to said electrical source (V.sub.EE) by fourth and fifth resistors (46, 47) respectively, complementary output terminal (S) being connected to junction of said emitter of said second output transistor (38) and fifth resistor (47), and output terminal (S) being connected to junction of said emitter of said first output transistor (36) and said fourth resistor (46); and
- said carry circuit means comprises a second plurality of transistors, each transistor having respective base, emitter and collector wherein said second plurality includes said emitters of first transistor (48) and second transistor (49) being connected to said collector of third output transistor (56), said emitter of said third output transistor (56) being connected through first resistor (57) to voltage source (V.sub.EE), said base of said third output transistor (56) being connected to the bias voltage source (V.sub.b), carry input terminal (C.sub.i) being connected to said base of said first transistor (48), complementary carry input terminal (C.sub.i) being connected to said base of said second transistor (49), second input terminal (Y) being connected to said bases of third (50) and fourth (51) transistors, complementary second input terminal (Y) being connected to said bases of fifth (52) and sixth (53) transistors, said emitters of said third (50) and fifth (52) transistors being connected to said collector of said first transistor (48), said emitters of said fourth (51) and sixth (53) transistors being connected to said collector of said second transistor (49), first input terminal (X) being connected to said base of seventh transistor (54), complementary first input terminal (X) being connected to said base of eighth transistor (55), said emitters of said seventh (54) and eighth (55) transistors being connected to said collectors of said fourth (51) and fifth (52) transistors, said collectors of said third (50) and seventh (54) transistors being connected to said base of said second output transistor (58), said collectors of said sixth (53) and eighth (55) transistors being connected to said base of first output transistor (59), said collectors of said second and first output transistors (58, 59) and said base and said collector of ninth transistor (60) being connected to ground, said emitter of said ninth transistor (60) being connected by second resistor (62) to said base of said first output transistor (59), said emitter of said ninth transistor (60) being connected by third resistor (64) to said base of said second output transistor (58), said emitters of said first and second output transistors (59, 58) being connected to said electrical source (V.sub.EE) by fourth and fifth resistors (68, 66) respectively, carry output terminal (C.sub.o) being connected to junction of said emitter of said first output transistor (59) and said fourth resistor (68), and complementary carry output terminal (C.sub.o) being connected to junction of said emitter of said second output transistor (58) and said fifth resistor (66) to provide a carry output signal.
- 4. A digital computing system comprising:
- a first multi-bit binary signal (a) source, which is provided as current differential between a first input terminal X and a complementary first input terminal X;
- a second multi-bit binary signal (b) source, which is provided as current differential between terminals a second input terminal Y and a complementary second input terminal Y;
- means for summing first and second signals from said respective signal sources to produce a first binary number to be added;
- a binary adder having two parallel stages, each of said two stages having first, second, third and fourth inputs and first and second outputs, and binary adder comprising sum circuit means and carry circuit means;
- means for summing said multi-bit component binary signals for said first and second outputs of said binary adder, the sum of which represents the sum of the numbers represented by binary signals applied to its inputs;
- means for connecting said first (a) and second (b) signal sources to the input terminals of said two parallel stages of the binary adder to produce at its outputs multi-bit component binary signals, the sum of which represents the sum of the first and second numbers;
- said sum circuit means comprises a first plurality of transistors, each transistor having respective base, emitter and collector, wherein said first plurality includes said emitters of first (24) and second (25) transistors being connected to said collector on eleventh transistor (34), said emitter of said eleventh transistor (34) being connected through first resistor (35) to a source of electrical potential (V.sub.EE), said base of said eleventh transistor (34) being connected to bias voltage source (V.sub.b), carry input terminal (C.sub.i) being connected to said base of said first transistor (24) and complementary carry input terminal (C.sub.i) being connected to said base of said second transistor (25) to provide a carry input signal, second input terminal (Y) being connected to said bases of third (26) and fourth (27) transistors, complementary second input terminal (Y) being connected said bases of fifth (28) and sixth (29) transistors, said emitters of third (26) and said fifth (28) transistors being connected to said collector of said first transistor (24), said emitters of said fourth transistor (27) and sixth transistor (29) being connected to said collector of said second transistor (25), first input terminal (X) being connected to said bases of seventh (30) and eight (31) transistors, complementary first input terminal (X) being connected to said bases of ninth (32) and tenth (33) transistors, said emitters of seventh (30) and ninth (32) transistors being connected to said collectors of said fourth (27) and fifth (28) transistors, said emitters of said eighth (31) and tenth (33) transistors being connected to collectors of said third (26) and said sixth (29) transistors, said collectors of said seventh (30) and said tenth (33) transistors being connected to said base of first output transistor (36), said collectors of said eighth (31) and said ninth (32) transistors connected to said base of second output transistor (38), said collectors of said first and second output transistors (36, 38) and said base and said collector of twelfth transistor (40) being connected to ground, said emitter of said twelfth transistor (40) being connected by second resistor (42) to said base of said first output transistor (36), said emitter of said twelfth transistor (40) also being connected by third resistor (44) to said base of said second output transistor (38), said emitters of said first (36) and said second (38) output transistors being connected to said electrical source (V.sub.EE) by fourth and fifth resistors (46, 47) respectively, complementary output terminal (S) being connected to junction of said emitter of said second output transistor (38) and fifth resistor (47), and complementary output terminal (S) being connected to junction of said emitter of said first output transistor (36) and said fourth resistor (46); and
- said carry circuit means comprises a second plurality of transistors, each transistor having respective base, emitter and collector, wherein said second plurality includes said emitters of first transistor (48) and second transistor (49) being connected to said collector of third output transistor (56), said emitter of said third output transistor (56) being connected through first resistor (57) to voltage source (V.sub.EE), said base of said third output transistor (56) being connected to said bias voltage source (V.sub.b), carry input terminal (C.sub.i) being connected to said base of said first transistor (48), complementary carry input terminal (C.sub.i) being connected to said base of said second transistor (49), second input terminal (Y) being connected to said bases of third (50) and fourth (51) transistors, complementary second input terminal (Y) being connected to said bases of fifth (52) and sixth (53) transistors, said emitters of said third (50) and fifth (52) transistors being connected to said collector of said first transistor (48), said emitters of said fourth (51) and sixth (53) transistors being connected to said collector of said second transistor (49), first input terminal (X) being connected to said base of seventh transistor (54), complementary first input terminal (X) being connected to said base of eighth transistor (55), said emitters of said seventh (54) and eighth (55) transistors being connected to said collectors of said fourth (51) and fifth (52) transistors, said collectors of said third (50) and seventh (54) transistors being connected to said base of said second output transistor (58), said collectors of said sixth (53) and eighth (55) transistors being connected to said base of first output transistor (59), said collectors of said second and first output transistors (58, 59) and said base and said collector of ninth transistor (60) being connected to ground, said emitter of said ninth transistor (60) being connected by second resistor (62) to said base of said first output transistor (59), said emitter of said ninth transistor (60) being connected by third resistor (64) to said base of said second output transistor (58), said emitters of said first and second output transistors (59, 58) being connected to said electrical source (V.sub.EE) by fourth and fifth resistors (68, 66) respectively, carry output terminal (C.sub.o) being connected to junction of said emitter of said first output transistor (59) and said fourth resistor (68), and complementary carry output terminal (C.sub.o) being connected to junction of said emitter of said second output transistor (58) and said fifth resistor (66) to provide a carry output signal.
Parent Case Info
This application is a continuation of application Ser. No. 07/089,181 filed Aug. 25, 1987 now abandoned.
US Referenced Citations (11)
Foreign Referenced Citations (4)
Number |
Date |
Country |
214836 |
Mar 1987 |
EPX |
3524797 |
Jan 1987 |
DEX |
8604699 |
Aug 1986 |
WOX |
1191906 |
Nov 1985 |
SUX |
Non-Patent Literature Citations (3)
Entry |
Shen, D. T. et al., "4-2 Carry-Save Adder Implementation Using Send Circuits", IBM Technical Disclosure Bulletin; vol. 20, No. 9; Feb. 1978; pp. 3594-3597. |
Weinberger, A.; "4-2 Carry-Save Adder Module"; IBM Technical Disclosure Bulletin; vol. 23, No. 8; Jan. 1981; pp. 3811-3814. |
Beraud, J. P. et al., "High Speed Accumulator"; IBM Technical Disclosure Bulletin; vol. 17, No. 1; Jun. 1974; pp. 118-119. |
Continuations (1)
|
Number |
Date |
Country |
Parent |
89181 |
Aug 1987 |
|