Claims
- 1. A transition signal pulse generator for generating a pulse of a predetermined duration upon occurrence of a predetermined input signal transition, comprising:
- a delay ring segment buffer having an input and an output, for producing said predetermined delay from said delay ring segment buffer input to said delay ring segment buffer output;
- a logic gate, having a first and a second input and an output, the output of said delay ring segment buffer being connected to the first input of said logic gate; and
- means for connecting an input signal to the input of said delay ring segment buffer and to said second input of said logic gate, to thereby generate a pulse of said predetermined duration at the output of said logic gate upon occurrence of a predetermined transition in the input signal.
- 2. The transition signal pulse generator of claim 1 wherein said logic gate comprises an AND gate and wherein said delay ring segment buffer comprises an inverting delay ring segment buffer, to thereby generate said pulse of said predetermined duration at the output of said AND gate upon occurrence of a positive transition in the input signal.
- 3. The transition signal pulse generator of claim 1 wherein said logic gate comprises and AND gate, and wherein said delay ring segment buffer comprises a noninverting delay ring segment buffer, and wherein said connecting means further comprises an inverter for connecting said input signal to said second input of said AND gate, to thereby generate said pulse of said predetermined duration at the output of said AND gate upon occurrence of a negative transition in the input signal.
- 4. The transition signal pulse generator of claim 2 wherein said inverting delay ring segment buffer comprises an odd number of serially connected complementary field effect transistor inverter stages.
- 5. The transition signal pulse generator of claim 3 wherein said inverting delay ring segment buffer comprises an even number of serially connected complementary field effect transistor inverter stages.
- 6. The transition signal pulse generator of claim 1 further comprising a ring segment buffer, the input of which is connected to the output of said logic gate.
- 7. The transition signal pulse generator of claim 1 wherein said logic gate comprises an AND gate.
- 8. The transition signal pulse generator of claim 1 wherein said logic gate comprises a NAND gate.
- 9. The transition signal pulse generator of claim 1 wherein said delay ring segment buffer comprises:
- a plurality of serially connected complementary field effect transistor inverter stages, each of said complementary field effect transistor inverter stages comprising a serially connected N-channel field effect transistor and P-channel field effect transistor, the N-channel and P-channel field effect transistors having predetermined channel widths and channel lengths, each of said complementary field effect transistor inverter stages having an input and an output, with the output of an immediately preceding inverter stage being connected to the input of an immediately succeeding inverter stage, and the output of the last inverter stage being connected to the first input of the logic gate;
- the N-channel field effect transistor in each inverter stage having a channel width which is less than a predetermined factor times the width of the N-channel of the immediately preceding inverter stage; and
- the channel lengths of the field effect transistors in the inverter stages being at least a first predetermined length, to thereby produce said predetermined delay from the input of the first inverter stage to the output of the last inverter stage.
Parent Case Info
This application is a continuation of application Ser. No. 07/497,103, filed Mar. 21, 1990 now U.S. Pat. No. 5,030,853.
US Referenced Citations (16)
Foreign Referenced Citations (2)
| Number |
Date |
Country |
| 55-45207 |
Mar 1980 |
JPX |
| 60-141018 |
Jul 1985 |
JPX |
Non-Patent Literature Citations (2)
| Entry |
| "Complimentary BI-FET Logic Circuitry", IBM Technical Disclosure Bulletin, vol. 15, No. 8, pp. 2571-2-2572, Jan. 1973. |
| "High Speed CMOS NOR Circuit" 24534, Research Disclosure, No. 245, Sep. 1984. |
Continuations (1)
|
Number |
Date |
Country |
| Parent |
497103 |
Mar 1990 |
|