Avizienis, "Binary-Compatible Signed-Digit Arithmetic", Proceeding-Fall Joint Computer Conference, 1964, pp. 663-672. |
A VLSI-Oriented High-Speed Divider Using Redundant Binary Representation, Takagi, et al., IECE Japan, vol. 167, D #4, pp. 450-457, 4/84. |
A VLSI-Oriented High-Speed Multiplier Using Redundant Binary Adder Tree, Takagi, et al. IECE Japan, vol. J66.d, pp. 683-690, 6/84. |
A New Class of Digital Division Methods, James Robertson, IRE Transactions on Electronic Computers, pp. 218-222, 9/58. |
Signed-Digit Number Representations for Fast Parallel Arithmetic, Avizienis, IRE Transactions on Electronic Computers, pp. 389-400, 9/61. |
A Class of Binary Divisions Yielding Minimally Represented Quotients Metz IRE Tranactions on Electronic Computers, pp. 761-764, 12/62. |
Design of the Arithmetic Units of ILLIAC III, Reduncancy & Higher Radix Methods, Atkins, IEEE Transacts. on Computers, vol. C-19, pp. 720-732, 8/70. |
Multiple Operand Addition and Multiplication, Shanker Singh et al., IEEE Transactions on Computers, vol. C-22, No. 2, pp. 113-120. |
Concise Papers, Lyon, IEEE Transactions on Communications, pp. 418-425, 4/76. |
Real-Time Processing Gains Ground with Fast Digital Multiplier, Waser, et al. Electronics, pp. 93-99, 9/77. |
High Speed Multiplier Using A Redundant Binary Adder tree, Harata, et al. IEEE International Conference on Computer Design, pp. 165-170, 1984. |
High Speed VLSI Multiplication Algorithm With A Redundant Binary Addition Tree, Takagi et al., IEEE Transactions on Computers, vol. C-34, No. 9, pp. 1789-1795, 9/85. |
Design of High Speed MOS Multiplier and Divider Using Redundant Binary Representation, Kuninobu, et al., Proceedings 8th Symposium on Computer Arithmetic, pp. 80-86, 5/87. |