Claims
- 1. A centroid computation system, comprising:an imager array having columns and rows of pixels; a switching network adapted to receive pixel signals from said image array; a plurality of computation elements coupled to said switching network to receive pixel signals and operating to compute inner products for at least x and y centroids, said plurality of computation elements having only passive elements without an amplifier to provide inner products of pixel signals from said switching network; and a divider circuit coupled to said computation elements and adapted to receive said inner products and compute said at least x and y centroids.
- 2. The system of claim 1, further comprising:a block averaging circuit receiving said pixel signals and averaging said pixel signals over said columns.
- 3. The system of claim 1, wherein said plurality of computation elements include switches and capacitors.
- 4. The system of claim 3, wherein said plurality of computation elements include row-averaging banks and column-averaging banks.
- 5. The system of claim 4, wherein said capacitors in said row-averaging banks are substantially similar in value.
- 6. The system of claim 4, wherein said capacitors in said row-averaging banks are linearly increasing in value.
- 7. The system of claim 1, wherein said divider circuit includes an op-amp and a transistor in a feedback path of the op-amp.
- 8. The system as in claim 1, wherein said imager array is a CMOS active pixel sensor array, the system further comprising a semiconductor substrate on which said imager array is formed and integrated, wherein said switching network, said computation elements, and said divider circuit are formed and integrated on said substrate with said imager array to allow for on-chip centroid computation.
- 9. The system as in claim 8, wherein each pixel includes a photodiode responsive to received radiation to produce charge.
- 10. The system as in claim 9, wherein said photodiode includes:a sensing node to output said charge; an output transistor having a gate coupled to said sensing node to produce a pixel signal representing said charge; and a reset transistor having a source formed from said sensing node, a gate coupled to receive a reset signal, and a drain coupled to a separate reset control signal which is pulsed on and off when said reset signal remains on to reset said sensing node and to erase a memory in said photodiode from a previous readout cycle.
- 11. The system as in claim 1, wherein said switching network is configured and coupled to said imager array to connect a plurality of columns of pixels in parallel to said computation elements for parallel processing.
- 12. A system having an imager array, comprising:a substrate; an imager array integrated on said substrate and formed of CMOS active pixel sensors; a switching network integrated on said substrate and coupled to said imager array to receive pixel signals from said image array; at least one centroid computation circuit integrated on said substrate and coupled to said switching network to compute inner products for at least x and y centroids, said at least one centroid computation circuit having only passive elements without amplifiers to provide inner products of pixel signals from said switching network; and a divider circuit integrated on said substrate and adapted to receive said inner products and compute said at least x and y centroids.
- 13. The system of claim 12, further comprising:a block averaging circuit, integrated on said substrate, receiving said pixel signals and averaging said pixel signals over said columns.
- 14. The system as in claim 12, wherein said switching network is configured and coupled to said imager array to connect a plurality of columns of pixels in parallel to said at least one centroid computation circuit for parallel processing.
- 15. The system as in claim 12, wherein said least one centroid computation circuit includes capacitors that carry out centroid computations.
CROSS REFERENCE TO RELATED APPLICATION
This application claims the benefit of the priority of U.S. Provisional Application No. 60/157,556, filed on Oct. 4, 1999, and entitled Photodiode-based CMOS Active Pixel Sensor with Zero Lag, Low Noise and Enhanced Low-Light-Level Response; and U.S. Provisional Application No. 60/157,211, filed on Sep. 30, 1999, and entitled Smart CMOS Imager with On-Chip High-Speed Windowed Centroiding Capability.
ORIGIN OF INVENTION
U.S. Government may have certain rights in this invention pursuant to NASA contract number NAS7-1407.
US Referenced Citations (10)
Non-Patent Literature Citations (2)
Entry |
Yang, David X. et al., Advanced Focal Plane Arrays and Electronic Cameras, Journal: Proc. SPIE vol. 2950, p. 8-17, Thierry M. Bernard; Ed., Oct. 1996. |
Fox, Eric C. et al., Solid State Sensor Arrays; Development and Applications II, Journal: Proc. SPIE vol. 3301, p. 17-26, Morley M. Blouke; Ed., Jan. 1998. |
Provisional Applications (2)
|
Number |
Date |
Country |
|
60/157556 |
Oct 1999 |
US |
|
60/157211 |
Sep 1999 |
US |