The invention relates to the field of phase splitters and more specifically to the field of phase splitters that provide differential output signals having low skew and symmetry.
In many signal-processing applications, such as in RF signal processing applications, it is desirable to transform a single ended input signal into a differential signal. However, it is important to reduce phase error between each of the output signals making up the differential signal. In some signal processing applications, phase error in the differential output signal leads to intermodulation distortion.
Conventional techniques that are used to transform the single ended signal into the differential signal typically employ two parallel chains of inverter circuits each having different times delay elements in order to provide the differential signal. A different approach that does not utilize inverter circuitry is disclosed in U.S. Pat. No. 4,885,550, which provides a single input port to differential output amplifier circuit. United States Patent Publication No. 2002/0118043 also provides a single to differential input buffer circuit. Unfortunately, both circuits have design complexity that reduces their effectiveness in providing a differential output signal that has low signal skew and symmetry.
A need therefore exists to provide a phase splitter circuit that receives a single ended input signal and provides a differential output signal having low signal skew and symmetry. It is therefore an object of the invention to provide such a circuit.
In accordance with the invention there is provided a rail-to-rail phase splitter circuit comprising: a first supply voltage port as a first rail for receiving of a first potential; a second supply voltage port as a second rail for receiving of a second potential that is lower than the first potential; a phase splitter comprising a first branch and a second branch disposed between the first and second supply voltage ports, first through fourth output ports and a first input port for receiving of a first input signal having rail to rail voltage transitions about a known voltage level; a complementary differential amplifier for splitting the input signal into two complementary differential output signals, the complementary differential amplifier comprising first and second output ports and first through fourth input ports electrically coupled with the first through fourth output ports of the phase splitter; and, a transimpedance amplifier comprising first and second input ports electrically coupled with the complementary differential amplifier and first and second output ports for providing complementary output signals therefrom that transition from rail to rail between the first and second potentials, wherein the phase splitter, the complementary differential amplifier and the transimpedance amplifier are disposed between the first supply voltage port and second supply voltage port for receiving of the first and second potentials.
In accordance with the invention there is provided a method of providing a differential output signal comprising: receiving of an input signal having rail to rail voltage transitions about a known voltage level from a second voltage level to a first voltage level; phase splitting the input signal into two complementary differential output signals that are spaced one from the other in potential and do not overlap; level shifting the two complementary differential output signals to form two level shifted complementary output signals that are other than rail to rail; and, amplifying the two level shifted complementary output signals so they have low skew and transition from rail to rail between the first and second voltage levels.
In accordance with the invention there is provided a circuit comprising: means for receiving of an input signal having rail to rail voltage transitions about a known voltage level from a second voltage level to a first voltage level; means for phase splitting the input signal into two complementary differential output signals that are spaced one from the other in potential and do not overlap; means for level shifting the two complementary differential output signals to form two level shifted complementary output signals that are other than rail to rail; and, means for amplifying the two level shifted complementary output signals so they have low skew and transition from rail to rail between the first and second voltage levels.
In accordance with the invention there is provided a storage medium for storing of instruction data comprising: first instruction data for receiving of an input signal having rail to rail voltage transitions about a known voltage level from a second voltage level to a first voltage level; second instruction data for phase splitting the input signal into two complementary differential output signals that are spaced one from the other in potential and do not overlap; third instruction data for level shifting the two complementary differential output signals to form two level shifted complementary output signals that are other than rail to rail; and, fourth instruction data for amplifying the two level shifted complementary output signals so they have low skew and transition from rail to rail between the first and second voltage levels.
Exemplary embodiments of the invention will now be described in conjunction with the following drawings, in which:
a illustrates a phase splitter stage of a rail-to-rail phase splitter circuit;
b illustrates a complementary differential amplifier stage of the rail-to-rail phase splitter circuit;
c illustrates the transimpedance amplifier stage of the rail-to-rail phase splitter circuit;
d illustrates the fourth stage a buffer stage, which is a rail-to-rail output driver, for the rail-to-rail phase splitter circuit;
a illustrates a single ended input signal that rises from a first voltage level to a second voltage level during a predetermined period of time, this signal is for being provided to an input port of the rail-to-rail output driver;
b and 2c graphically illustrate the relationship between potentials on the drain and source terminals of the NMOS1 device and PMOS1 devices;
d illustrates a shift in cross over voltages for both the NMOS1 device and PMOS1 devices;
a illustrates output signals “in2+” and “in2−” provided from output ports of the complementary differential amplifier stage;
b illustrates output signals “in3−” and “in3+” provided from the output ports of the transimpedance amplifier stage; and,
c illustrates output signals “out+” and “out−” provided from the output ports of the buffer stage.
a through 1d illustrate multiple stages of a rail-to-rail phase splitter circuit 100 in accordance with a preferred embodiment of the invention. The phase splitter circuit 100 is comprised of four stages of symmetrical circuits disposed in series.
Referring to
Referring to
For a rising or falling input signal provided to the input port 110a, two complimentary differential output signals are provided from output ports 110e through 110f. Both of these complimentary differential output signals are of equal magnitude, but at different potentials (
Referring to
Preferably, during manufacturing of the PMOS1 and NMOS1 devices, the device widths are of such a ratio to attain equal transconductance “gm”, or equal current flow, and to have approximately the same active area, where a width and length product of the active area for the NMOS1 device is approximately equal to a width and length product of the active area for the PMOS1 device (Wn*Ln=Wp*Lp). As a result of the same active area for both devices, equal current flows through devices, 113 and 116. Thus, two complimentary differential and phase split output signals are provided from the output ports 110e through 110g.
Referring to
Referring back to
Devices MP1133, MP2132 and R2137a constitute a PMOS differential stage while devices MN1134, MN2136 and R2137b constitute the NMOS differential stage. The resistors R2, 137a and 137b, are used instead of a current source because no specific current is needed and two n-type and p-type current sources would not provide a close enough match, but two adjacent resistors, such as R2, 137a and 137b, are manufacturable to have very similar resistances due to the manufacturing process and thus provide for approximately matched current propagation.
Gate terminals of the PMOS devices, MP1133 and MP2135, form input ports 130e and 130f to the second stage 130 and electrically coupled with output ports 110f and 110h of the first stage 110, respectively. Gate terminals of the NMOS devices, MN1134 and MN2136, are electrically coupled to the output ports, 110e and 110g, of the first stage 110.
The objective of the complementary differential stage 130 is to level shift and recombine the two complementary differential output signals received from the first stage 110, which are optionally on different potential or voltage planes, into one low swing differential output signal centered about Vdd/2.
Referring to
Because of the symmetry of the second stage 130, the induced voltage that results from current propagating through Rx 137c, is V(Rx)=I2*Rx, where I2 is the current flowing from nodes 131a to 131b. By design, this voltage is centered at approximately Vdd/2 with equal rise and fall times. When the first stage 110 output signal transitions, the current flowing through Rx 137c is reversed, now propagating from node 131b to 131a, and the induced voltage across Rx 137c is equal to −V(Rx).
Referring back to
The third stage 150 shown in
Because the output signals, “in3−” and “in3+”, provided from the output ports 150c and 150d, are controlled by the design of the transimpedance stage 150, these signals are symmetrical differential signals with very low skew and are centered around Vdd/2, but are not rail to rail.
Referring back to
Preferably the rail-to-rail phase splitter circuit 100 is used in digital circuits where high speed, or optionally low speed, low skew and high signal symmetry is required. Optionally, the rail-to-rail phase splitter circuit 100 is utilized in the high-speed differential input output pad design.
Conventional techniques for phase splitting are utilized for low speed signals, such as those having transitions in the order of a few hundred MHz, where skew in the order of 200 ps to 400 ps is observed. Whereas, in high speed signaling, with signals having transitions in the order of Gb/s, a skew of less than 50 ps skew between the differential signals is preferable. Advantageously, the embodiment of the invention operates for signals having transitions in the order of Gb/s, where conventional prior art technique fail.
Numerous other embodiments may be envisaged without departing from the spirit or scope of the invention.
This application claims the benefit of U.S. provisional application Ser. No. 60/563,454 filed Apr. 20, 2004, which is incorporated herein whole by reference.
Filing Document | Filing Date | Country | Kind | 371c Date |
---|---|---|---|---|
PCT/IB2005/051279 | 4/19/2005 | WO | 00 | 11/18/2009 |
Publishing Document | Publishing Date | Country | Kind |
---|---|---|---|
WO2005/104357 | 11/3/2005 | WO | A |
Number | Name | Date | Kind |
---|---|---|---|
4015214 | Yokoyama et al. | Mar 1977 | A |
4885550 | Ferrer | Dec 1989 | A |
5039891 | Wen et al. | Aug 1991 | A |
5225791 | Ohta et al. | Jul 1993 | A |
6507224 | Lee et al. | Jan 2003 | B1 |
6686772 | Li et al. | Feb 2004 | B2 |
20020118043 | Enam | Aug 2002 | A1 |
20030094977 | Li et al. | May 2003 | A1 |
Number | Date | Country |
---|---|---|
19614996 | Oct 1997 | DE |
1 248 371 | Oct 2002 | EP |
Entry |
---|
Peeters, E et al. “A fully differential 1.5V low-power CMOS operational amplifier with a rail-to-rail current-regulated constant gm input stage,” IEEE 1997 Custom Integrated Circuits Conf., pp. 75-78 (1997). |
Cataldo G et al.: “A CMOS CCII +” 1995 IEEE International Symposium on Circuits and Systems; Seattle Apr. 30-May 3, 1995; N.Y. IEEE US vol. 1 pp. 315-318. |
International Search Report mailed Jul. 25, 2005 in corresponding PCT/IB2005/051279. |
International Preliminary Report on Patentability and Written Opinion in corresponding PCT/IB2005/051279. |
Number | Date | Country | |
---|---|---|---|
20110050341 A1 | Mar 2011 | US |
Number | Date | Country | |
---|---|---|---|
60563454 | Apr 2004 | US |