In computing systems memory is employed to store data for use in, or resulting from, computing functionality of the computing system. Accordingly, the speed and accuracy with which data may be written to and read from memory may be a limiting factor of the speed at which the computing system may be executed. In this regard, it may be appreciated that the ability to accurately and rapidly write data to and read data from memory may improve the execution time and computing efficiency of a computing system.
Memory commands (e.g., read commands and/or write commands) may be addressed to specific locations in memory. The commands may result in the memory location being written with data associated with a write command or may result in the data in the memory location being read from the memory and provided to another component in the computing system (e.g., a data bus, a processor, another appropriate component, or the like). In this regard, memory may include an input/output (I/O) module or circuitry to control the write and/or read processes executed with respect to the memory. The I/O module for a memory may receive memory commands regarding whether a memory location is to be read from or written to and may control the flow of data to or from the memory. For instance, in the case where the memory location is to be written to, the memory command may include data (e.g., address data, a memory value, etc.) used by the I/O module in writing the data to a memory location.
Additionally, one or more memory commands may be communicated to the memory resulting in a bypass operation. During a bypass operation, both a write command and a read command are issued to a single location in memory. As such, the data associated with the bypass operation is written to the location in memory and read out from the location in memory during a single clock cycle period of the computing system. Prior approaches to bypass operation processing may suffer from significant drawbacks that may affect the efficiency and/or accuracy of the memory when undergoing a bypass operation. As such, the need continues for improved methods and apparatuses to facilitate bypass operations carried out with respect to memory in computing systems.
The present disclosure describes embodiments of memory arrays that provide for improved bypass operation. Specifically, the embodiments described herein generally utilize normal read/write paths (i.e., normal data paths utilized for standard read/write operations of a memory I/O module) to facilitate bypass operations. However, it is currently recognized that while the use of normal read/write paths of a memory I/O module for bypass operations may increase the speed at which the memory array may be executed, such an approach may also introduce the potential for false data being output in connection with the bypass operation (e.g., due to process variation). Accordingly, the embodiments described herein may provide for protection against corruption of the bypass data read from the memory array location during a bypass operation.
In this regard, a first aspect described herein includes a method for process variation tolerant bypass operation of a memory array. The method includes receiving a memory command at the memory array corresponding to bypass operation of the memory array. The memory command includes bypass data to be written to and read from a memory location of the memory array. The method also includes writing, using a memory I/O module, the bypass data to a location in the memory array and reading, using the memory I/O module, output data from the location in the memory array. The method further includes comparing the output data from the memory array in relation to the bypass data to determine whether the output data corresponds with the bypass data.
A number of feature refinements and additional features are applicable to the first aspect. These feature refinements and additional features may be used individually or in any combination. As such, each of the following features that will be discussed may be, but are not required to be, used with any other feature or combination of features of the first aspect.
For example, in an embodiment, the output data may not correspond to the bypass data. In this case, the method may also include asserting a protect mechanism. The protect mechanism may prevent the output data from being output as read data from the memory location. As such, the asserting may include blocking the output data from being output as read data from the memory location. However, rather than providing a selector for selecting between bypass data and output data, the method may include blocking the output by the protect mechanism in response to the comparing. This may assist in improving the speed of execution of the memory array as compared to a memory array where a selector is provided.
The blocking of the output data may be maintained by the protect mechanism based on a clock signal of the computing system in which the memory array is provided. As such, the protect mechanism may reset upon completion of the clock cycle. In this regard, the method of the first aspect may be repeated for each subsequent clock cycle. Furthermore, the use of a hold time tuning module may be eliminated.
Alternatively, the output data may correspond to the bypass data. In this case, the method may include outputting the output data that is read from the memory location using the memory I/O module as read data from the memory location. That is, the output data provided by the I/O module to the protect mechanism may be passed through as read data to another component in the computing environment.
In an embodiment, the memory array may be operable to receive a write command. A write path may be used by the memory I/O module when receiving the write command to write data to the memory location. The memory array may also operable to receive a read command such that a read path is used by the memory I/O module when receiving the read command to read data from the memory location. In an embodiment, the write path and the read path may be used in the bypass operation. That is, the method may include use of standard read and write paths of a memory I/O in the reading and writing operations, respectively. The bypass operation may include a write command and a read command. In an embodiment, the writing operation and the reading operation of the bypass operation may occur in a single clock cycle period of the memory array.
A second aspect described herein includes a memory array operable for process variation tolerant bypass operation. The memory array includes at least one location in the memory array capable of having data written to and read from the location. The memory array also includes a memory I/O module in operative communication with the location, wherein the memory I/O module is operable write data to and read data from the location. The memory I/O module is operable to receive a memory operation corresponding to a bypass operation including bypass data to be written to the location and output as read data from the location. The memory array may also include a protect module in operative communication with the memory I/O module. The protect module is operable to compare output data read from the memory location during the bypass operation in relation to the bypass data to detect a false read by the memory I/O module during the bypass operation. Accordingly, upon detection of the false read, the protect module is operable to prevent read out of false output data as read data from the location during the bypass operation.
A number of feature refinements and additional features are applicable to the second aspect. These feature refinements and additional features may be used individually or in any combination. As such, each of the following features that will be discussed may be, but are not required to be, used with any other feature or combination of features of the second aspect.
In an embodiment, the protect module may receive a bypass data verification signal indicative of the bypass data for use in comparing the output data to an expected value of the output based on the bypass data verification signal. In this regard, the bypass data verification signal may include the bypass data.
The memory I/O module may utilize a read path in the bypass operation. For example, the read path may be used during a read operation executed by the memory I/O module. That is, the read path utilized in a read operation and a bypass operation may be the same. It may be appreciated that utilization of the memory I/O read path may increase the speed of execution of the memory array versus an array that employs a selector to select bypass data or output data received from the memory I/O module.
In an embodiment, the memory array may be operable to receive a clock signal from a clock. The clock signal may define a clock cycle period. The bypass operation may occur in a single clock cycle period. That is, the writing of the bypass data to and reading of the bypass data from the memory location may occur in the same clock cycle period. The protect module may reset upon completion of a clock cycle period. As such, the memory array may accept a subsequent memory command in each successive clock cycle period.
In an embodiment, the false read may result from process variation in control signals of the memory I/O module. The process variation may at least in part due to differences in hardware used in the operation of the memory array.
A third aspect described herein includes a computing system. The computing system includes a processor operable to output memory commands for execution to write data to a memory location and to read data from a memory location. The computing system also includes a memory array comprising at least one location in the memory array capable of having data written to and read from the location. The computing system also includes a memory I/O module in operative communication with the processor. The memory I/O module is operable write data to and read data from the location. The memory I/O module is also operable to receive a memory operation corresponding to a bypass operation from the processor including bypass data to be written to the location and output as read data from the location. The computing system also includes a protect module in operative communication with the memory I/O module. The protect module is operable to compare output data read from the memory location during the bypass operation in relation to the bypass data to detect a false read by the memory I/O module during the bypass operation, and wherein upon detection of the false read, the protect module is operable to prevent output of false output data as read out data from the location during the bypass operation.
A number of feature refinements and additional features are applicable to the third aspect. These feature refinements and additional features may be used individually or in any combination. As such, each of the following features that will be discussed may be, but are not required to be, used with any other feature or combination of features of the third aspect.
For example, in an embodiment, the bypass operation may be executed in a single clock cycle period of the computing system.
The present invention is directed to the embodiments and aspects that are summarized above, alone or in any combination, as well as additional embodiments and aspects and combinations thereof that will be apparent from the following description of the invention. However, the foregoing summary is intended to provide a basic understanding of at least some embodiments and aspects of the invention. This summary is not an extensive overview of the invention and is not intended to identify key or critical elements of the invention or to delineate the scope of the invention. The foregoing summary merely presents some concepts of the invention in general form as a prelude to a more detailed description provided below.
The following description is not intended to limit the invention to the forms disclosed herein. Consequently, variations and modifications commensurate with the following teachings, skill and knowledge of the relevant art are within the scope of the present invention. The embodiments described herein are further intended to explain modes known of practicing the invention and to enable others skilled in the art to utilize the invention in such, or other embodiments and with various modifications required by the particular application(s) or use(s) of the present invention.
With reference to
As such, the processor 30 may be operative to provide a memory command 20 to memory I/O module 14, which in turn may communicate the command signal 24 and/or write data 16 to the memory location 12 to take action with respect to the write data 16 (e.g., the command signal 24 may command the write data 16 to be written to the memory location 12) or with respect to the read data 18 (e.g., the command signal 24 may command the read data 18 to be read from the memory location 12). That is, the state of the command signal 24 in combination with the status of the write data 16 may be used to control the memory location 12 to store or retrieve data therefrom. In this regard, the memory I/O module 14 may also provide a memory output 22 to the processor 30 that may correspond with data read from the memory location 12. Accordingly, the memory I/O module 14 may be operable to write data into the memory location 12 and/or read data from the memory location 12. In normal read and write operations, the read and write operations occur separately (i.e., in different clock cycle periods).
For example, with further reference to
In another example depicted in
In addition to read and write operations as described above with respect to
In view of the fact both writing of data and reading of data must occur for bypass operation, difficulties have existed in providing the proper execution of the bypass operation such that false reads, false writes, corrupt data, or other issues are avoided. Furthermore, approaches to preventing issues associated with bypass operation at a memory location may introduce inefficiencies in the execution of a computing system. As a result the speed at which a computing system may be executed may be reduced and the potential for errors may be present.
For example, one approach to execution of bypass operation in a memory array may involve executing the writing of bypass data to a memory location and providing alternative means of providing the bypass data as output from the memory array without utilization of normal read operations of a memory I/O module. That is, rather than employing standard write and read operation execution of a memory I/O module 14 as described above with respect to
However, rather than employing the standard read operation and corresponding read path of the memory I/O module 14 to read the bypass data 26 from the memory location 12, the computing system 50 depicted in
In turn, the bypass data selector module 24 may be employed to multiplex the bypass data 26 for output as the memory output 22. Accordingly, the bypass data selector module 24 may be operable to select between read data 18 received from the memory I/O module 14 (e.g., as in the case of a normal read operation) and the bypass data 26 (e.g., as in the case of a bypass operation). In turn, the data newly written by the bypass operation to the memory location 12 may not in fact read from the memory location 12 as read data 18 as per standard read operations executed by the memory I/O module 14. Rather, the memory output 22 results from selection of the bypass data 26 by the bypass data selector 24 provided directly to the bypass data selector 24. The bypass data may be separately written to the memory location 12 via normal write operation of the memory I/O module 14.
However, the computing system 50 depicted in
In another example, the bypass data selector 24 may include a plurality of transistors used to select an output from between at least two inputs to the bypass data selector 24. That is, a transistor may be loaded with data corresponding to read data 18 from the memory location 12 as provided by the memory I/O module 14. Another transistor may be loaded with data corresponding to the bypass data 26. Corresponding control signals may in turn be used to activate the appropriate transistor to provide the correct output as the memory output 22 (e.g., the read data 18 in the case of a read command 20a or the bypass data 26 in the case of a bypass command 20c). However, the relatively large loading of the transistors may also slow the speed at which the computing system 50 may be executed. Furthermore, as indicated above, should additional signals be required to be selectable for output as memory output 22 (e.g., repair signals, etc.), the required loading of additional transistors for any additional purposes may further compound the problem associated with slowing the operation of the computing system 50.
Another disadvantage of the computing system 50 shown in
Accordingly, with reference
Turning to
However, despite the increase speed associated with the computing system 60 depicted in
With further reference to
A command signal 24 may be provided to the memory location 12 as described above. The command signal 24 may control the operation of the memory location 12 as described above. However, the result of the command signal 24 may depend upon the state of other signals provided to the memory 12 (e.g., the write data 16 at the time the command signal 24 is communicated to the memory location 12). As depicted in
However, as depicted in
In this regard, the computing system 60 may include a protect module 90. The protect module 90 may be operable to compare the value of the read data 18 received from the memory I/O module 14 in relation to the bypass data associated with the bypass command 20c to determine if a false read occurred. If a false read has occurred, the protect module 90 may provide a protect mechanism to block the passage of the false value of the read data 18 to the memory output 22. However, absent detection of a false read, the protect module 90 may allow the read data 18 to pass through to the memory output 22 for communication to the processor 30.
For example, in one embodiment, the protect module 90 may include a comparator that is operable to scrutinize the read data 18 received from the memory I/O module 14 in view of a bypass data verification signal 92. As shown, the bypass data verification signal 92 may be communicated to the protect module 90 from the memory I/O module 14. The bypass data verification signal 92 may include an indication of the expected value of the read data 18 in view of the bypass command 20c. However, rather than actually providing the bypass data to the protect module 90 for selection between the bypass data and the read data 18, the protect module 90 may simply allow the read data 18 to pass as memory output 22 or may block the read data 18, thus preventing the false read data 18′ from being provided as a false memory output 22′. For example, the protect module 90 may include a transistor that may allow for selectively passing or blocking the read data 18 based on comparison of the read data 18 with the bypass verification signal 92.
The protect module 90 may also be operative to receive the clock signal 70 shown in
In this regard, as shown in
As such, the computing system 60 may provide for increased speed of execution when performing a bypass operation. Furthermore, the potential for false reads introduced by the utilization of normal read operation data paths of the memory I/O module 14 may be reduced by way of a protect module 90. Thus, the computing system 60 may provide for faster, accurate execution of a bypass operation.
While the invention has been illustrated and described in detail in the drawings and foregoing description, such illustration and description is to be considered as exemplary and not restrictive in character. For example, certain embodiments described hereinabove may be combinable with other described embodiments and/or arranged in other ways (e.g., process elements may be performed in other sequences). Accordingly, it should be understood that only the preferred embodiment and variants thereof have been shown and described and that all changes and modifications that come within the spirit of the invention are desired to be protected.
Number | Name | Date | Kind |
---|---|---|---|
5581720 | Kaba | Dec 1996 | A |
7417907 | Liu | Aug 2008 | B1 |
20020184580 | Archibald et al. | Dec 2002 | A1 |
20050270866 | Ouellette et al. | Dec 2005 | A1 |
Number | Date | Country | |
---|---|---|---|
20140082278 A1 | Mar 2014 | US |