The present invention relates generally to high frequency receivers, and in particular, to gain-peaking amplifiers and equalization for high-frequency applications.
Embodiments of the invention are illustrated by way of example, and not by way of limitation, in the figures of the accompanying drawings in which like reference numerals refer to similar elements.
Serial I/O interfaces are being driven at ever increasing rates. For example, chip;-to-chip channels may be operated at 28 Gb/s or even higher. Such channels have become more challenging for serial I/O designs because of the severe transmission-line loss and significant signal reflections. It can be particularly challenging to design and implement receiver amplifiers such as the gain peaking amplifiers (GPA) that are commonly used in high frequency serial I/O receivers. (A GPA may also sometimes be referred to as an CTLE, continuous-time linear equalization amplifier.)
Moreover, RL is also limited by the condition of the output DC common-mode level to ensure the sufficient saturation margin of the differential pair amplifier (the output DC=Vcc−RL*IR). Two cascaded identical gain-stages give a bandwidth reduction of 36%, while three cascaded identical gain-stages give a bandwidth reduction of 48%.
For high frequency applications, designs have been modified (as indicated in
In order to achieve a large (if not a maximum) gain peaking performance, a composited GPA may be formed from two or more of these stages cascaded together. For example,
In the SDG-Gm block, the variable capacitance (VarC) and variable resistance (VarR) are both used to control the receiver equalization. A signal for controlling VarC determines the GPA AC gain-slope over the operating frequency band. It is typically desirable to generate an AC response that matches the inversed transfer-function of the transmission-line. The variable resistor (VarR) sets the lower-frequency gain and provides an adequate ratio of the maximum peak-gain to the lower-frequency gain. The probing terminal, vcm, between two resistor strings of the variable resistor network (VarR) is employed for output common-mode detection on the previous cascaded gain-stage.
As illustrated in the figure, the depicted negative-cap unit is formed from a cross-coupled NMOS circuit with a shunt capacitor. The neg. cap. unit serves to cancel out parasitic capacitance between the SDG-Gm and LC-Tia blocks. (See also
The NMOS devices (Mn1 and Mn2) are biased at a nominal DC current, but on the other hand are also controlled by the terminals Vos1 and Vos2 to correct the output offset voltage at the Vout of the LC-Tia output port. This offset correction scheme is done primarily (if not always) as soon as possible when the power supply is turned up and the receiver is in a calibration mode.
In the negative-cap block, the two P-type current mirrors (Mmr1 and Mmr2) are used to bias the cross-coupled PMOS devices (Mp3 and Mp4) and are also used to adjust the DC level of the output common-mode voltage, Vout, at the LC-Tia output port. The Voctr signal controls the bias current of the negative-cap unit, and thus, controls the peaking gain and also the gain/bandwidth of the overall composite GPA amplifier.
In the LC-Tia block, a pair of CMOS inverters with local feedbacks (LC-LC across their inputs and outputs) is incorporated. The controlled resistor and a dual LC resonant circuit (e.g., the LC/LC unit of
Different inductance and capacitance values may be chosen to obtain dual resonant frequencies at the LC/LC unit in order to broaden the gain-peaking characteristics for each of the GPA gain-stages. For the three-stage GPA, three different resonant frequencies of the LC/LC units are designed with three different values of LC combinations so that the overall AC gain-peaking characteristics can be optimized to match a desired inverse transfer-function of the transmission-line. (An illustration of such gain-peaking, showing contributions by each of the three cascaded gain-stages, can be seen in
In some embodiments, the LC-Tia block may be implemented with an LC/LC unit residing in the feedback path with a series resistor. To save the chip area, the two inductors in one individual LC/LC unit may be implemented with a single differential inductor template (e.g., a layout p-cell) as shown in
(Note that the one digital detection circuit (right-half section of
With reference to
An approximated effective bandwidth (dominant-pole) without including a negative-cap unit may be expressed as:
ω is less sensitive to Zf*Cout
In some embodiments, disclosed composite GPA circuits, designed in Cherry-Hooper topologies, may have various benefits. For example, they can support data-rate operations of at least 28 GB/s because their effective bandwidths are less sensitive to output RC time constants. Therefore, such designs can be made as high bandwidth implementations, even though the Zf is designed as high impedance (or high resistance). In most cases, this will be an improvement as compared to conventional Gm-RL designs, in which the bandwidth is reversely proportional to the load (RL).
In addition, some designs may have a higher driving capability on a capacitive load. Some designs may also have less bandwidth reduction when their stages are cascaded. They also may have lower power consumption, e.g., because the designs may provide higher gain than previous designs, so there will be more margin for the trade-off between power consumption and AC gain.
Also, in some embodiments, there may be less frequency range with saturated gain. For example, the use of a double resonant LC/LC unit provides a pointing gain response. Therefore, the frequency region for the saturated-gain (small gain-slope region) may be substantially less than that of prior designs.
Also with some embodiments, there may be at least two available operational modes on the gain peaking adjustment. As shown in
Digital Equalization Using Edge UI Binning
In the following sections and with respect to
Since the first embodiment is also part of the second embodiment, it will primarily be described. With reference to
A transmitter (Tx) transmits the data signal through the channel (T-line) to the receiver or the VGA input. Due to the ISI effect, the eye diagram at the VGA input is degraded. In order to correctly process the incoming data signal from the Tx, signal equalization is required to enhance the eye opening, by compensating the high frequency components of the signal. A VGA with source-degeneration topology is used to perform the waveform conditioning function. The data signal is then enhanced on both of its amplitudes and transition-edge slopes, and in turn, the zero-crossing distributions of the pulse edges are also shifted.
With the depicted equalizer, a technique herein referred to as “binning” is employed. With binning, separate counters are used to count different data and edge samples that are characterized as 1 B (bit unit interval), XB, or otherwise. (A bit unit interval is the period for a single bit, i.e., the inverse of a detected, or presumed, bit rate. For example, if a 2.5 GB/s scheme is assumed, 1 B would be 40 pico-sec. So, if an edge is assessed as arriving 80 pico-seconds after the last edge, then it would be classified as a 2 B edge, a 160 pico-second edge would be a 4 B edge, and so on.) with the depicted digital detector, three up/down counters are used: one for 1 B edges, one for X (any integer) edges, and one for both 1 B and XB edges.
When the eye-diagram is ideal (
In
From the view points of the circuit operations, as shown in the block diagram of
The data and edge samples not only work as phase-detectors for CDR, but also determine the corresponding edge-occurrence timing relationship between data edges and the PI-edge clock. The table of
In afore mentioned second embodiment (two control loops), two additional amplitude-error samplers (Error-1 and Error-2 Samplers from
In the preceding description and following claims, the following terms should be construed as follows: The terms “coupled” and “connected,” along with their derivatives, may be used. It should be understood that these terms are not intended as synonyms for each other. Rather, in particular embodiments, “connected” is used to indicate that two or more elements are in direct physical or electrical contact with each other. “Coupled” is used to indicate that two or more elements co-operate or interact with each other, but they may or may not be in direct physical or electrical contact.
The term “PMOS transistor” refers to a P-type metal oxide semiconductor field effect transistor. Likewise, “NMOS transistor” refers to an N-type metal oxide semiconductor field effect transistor. It should be appreciated that whenever the terms: “MOS transistor”, “NMOS transistor”, or “PMOS transistor” are used, unless otherwise expressly indicated or dictated by the nature of their use, they are being used in an exemplary manner. They encompass the different varieties of MOS devices including devices with different VTs, material types, insulator thicknesses, gate(s) configurations, to mention just a few. Moreover, unless specifically referred to as MOS or the like, the term transistor can include other suitable transistor types, e.g., junction-field-effect transistors, bipolar-junction transistors, metal semiconductor FETs, and various types of three dimensional transistors, MOS or otherwise, known today or not yet developed.
The invention is not limited to the embodiments described, but can be practiced with modification and alteration within the spirit and scope of the appended claims. For example, it should be appreciated that the present invention is applicable for use with all types of semiconductor integrated circuit (“IC”) chips. Examples of these IC chips include but are not limited to processors, controllers, chip set components, programmable logic arrays (PLA), memory chips, network chips, and the like.
It should also be appreciated that in some of the drawings, signal conductor lines are represented with lines. Some may be thicker, to indicate more constituent signal paths, have a number label, to indicate a number of constituent signal paths, and/or have arrows at one or more ends, to indicate primary information flow direction. This, however, should not be construed in a limiting manner. Rather, such added detail may be used in connection with one or more exemplary embodiments to facilitate easier understanding of a circuit. Any represented signal lines, whether or not having additional information, may actually comprise one or more signals that may travel in multiple directions and may be implemented with any suitable type of signal scheme, e.g., digital or analog lines implemented with differential pairs, optical fiber lines, and/or single-ended lines.
It should be appreciated that example sizes/models/values/ranges may have been given, although the present invention is not limited to the same. As manufacturing techniques (e.g., photolithography) mature over time, it is expected that devices of smaller size could be manufactured. In addition, well known power/ground connections to IC chips and other components may or may not be shown within the FIGS, for simplicity of illustration and discussion, and so as not to obscure the invention. Further, arrangements may be shown in block diagram form in order to avoid obscuring the invention, and also in view of the fact that specifics with respect to implementation of such block diagram arrangements are highly dependent upon the platform within which the present invention is to be implemented, i.e., such specifics should be well within purview of one skilled in the art. Where specific details (e.g., circuits) are set forth in order to describe example embodiments of the invention, it should be apparent to one skilled in the art that the invention can be practiced without, or with variation of, these specific details. The description is thus to be regarded as illustrative instead of limiting.
This application claims priority to U.S. patent application Ser. No. 14/795,090, filed on 9 Jul. 2015, titled “HIGH SPEED RECEIVERS CIRCUITS AND METHODS,” which claims priority to U.S. patent application Ser. No. 13/727,737, filed on 27 Dec. 2012, titled “HIGH SPEED RECEIVERS CIRCUITS AND METHODS,” and both of which are incorporated by reference in their entirety.
Number | Name | Date | Kind |
---|---|---|---|
4862121 | Hochschihld et al. | Aug 1989 | A |
5250911 | Linder et al. | Oct 1993 | A |
5430765 | Nagahori | Jul 1995 | A |
5502297 | Sherman | Mar 1996 | A |
5581212 | Huang et al. | Dec 1996 | A |
5714911 | Gilbert et al. | Feb 1998 | A |
5912587 | Mihailovits et al. | Jun 1999 | A |
6288604 | Shih | Sep 2001 | B1 |
6710959 | Iroaga | Mar 2004 | B1 |
6750704 | Connell | Jun 2004 | B1 |
6914484 | Wu | Jul 2005 | B2 |
6952240 | Gower et al. | Oct 2005 | B2 |
6987425 | Sutardja | Jan 2006 | B1 |
7358819 | Rollins | Apr 2008 | B2 |
7710159 | Shinde | May 2010 | B2 |
7961050 | Swei et al. | Jun 2011 | B1 |
8022779 | Ayazi et al. | Sep 2011 | B2 |
8081033 | Kim | Dec 2011 | B2 |
8107912 | Tanaka | Jan 2012 | B2 |
8816659 | Kim et al. | Aug 2014 | B2 |
20030214868 | Baker | Nov 2003 | A1 |
20040222852 | Wu | Nov 2004 | A1 |
20050277396 | Pipilos | Dec 2005 | A1 |
20070030085 | Brennan et al. | Feb 2007 | A1 |
20070236289 | Iriguchi | Oct 2007 | A1 |
20080182538 | Tanaka et al. | Jul 2008 | A1 |
20080197943 | Xu et al. | Aug 2008 | A1 |
20090273370 | Shinde | Nov 2009 | A1 |
20100182080 | Mak et al. | Jul 2010 | A1 |
20100259328 | Giovannotto | Oct 2010 | A1 |
20100301940 | Mole et al. | Dec 2010 | A1 |
20110221531 | Kim et al. | Sep 2011 | A1 |
20120075021 | Takahashi et al. | Mar 2012 | A1 |
20120098574 | Morikawa | Apr 2012 | A1 |
20120132789 | Ricard et al. | May 2012 | A1 |
20130180867 | Rosenstein et al. | Jul 2013 | A1 |
20140176239 | Duggal | Jun 2014 | A1 |
20140253235 | Fujii | Sep 2014 | A1 |
20140253236 | Cheeranthodi et al. | Sep 2014 | A1 |
Number | Date | Country |
---|---|---|
101248580 | Aug 2008 | CN |
101479942 | Jul 2009 | CN |
101902203 | Dec 2010 | CN |
102437823 | May 2012 | CN |
480836 | Mar 2002 | TW |
201106620 | Feb 2011 | TW |
2010082235 | Jul 2010 | WO |
2014105124 | Jul 2014 | WO |
2014105214 | Jul 2014 | WO |
Entry |
---|
Office Action and Search Report for Chinese Patent Application No. 201380062024.3, issued on Apr. 25, 2016. |
Final Office Action, mailed Aug. 4, 2016, for U.S. Appl. No. 14/795,090. |
Non-Final Office Action, mailed Feb. 29, 2016, for U.S. Appl. No. 14/795,090. |
Notice of Preliminary Rejection, mailed Jul. 28, 2016, for KR Patent Application No. 10-2015-7012355. |
Search Report mailed Jul. 22, 2016, for TW Patent Application No. 104133214. |
Notice of Allowance mailed Nov. 25, 2014 for U.S. Appl. No. 13/727,737. |
Notice of Allowance mailed Apr. 18, 2015 for U.S. Appl. No. 13/727,737. |
Notice of Allowance mailed Jul. 27, 2015 for U.S. Appl. No. 13/727,737. |
Non-Final Office Action mailed Feb. 29, 2015 for U.S. Appl. No. 14/795,090. |
International Search Report and Written Opinion mailed Oct. 27, 2014 for PCT Application No. PCT/US2013/045713. |
Taiwan Office Action mailed May 18, 2015, for TW Patent Application No. 102145385. |
Xi Qin et al., “A 0-35dB Wideband Variable Gain Amplifier in 0.13μ CMOS,” 2011 IEEE Int'l Symposium on Radio-Frequency Integration Technology (RFIT), Nov. 30, 2011-Dec. 2, 2011, pp. 61-64. |
International Preliminary Report on Patentability mailed Jul. 9, 2015 for PCT Application No. PCT/US2013/045713. |
Taiwan Notice of Grant, mailed Sep. 9, 2015, for TW Patent Application No. 102145385. |
Notice of Allowance, mailed Oct. 24, 2016, for U.S. Appl No. 14/795,090. |
Second Office Action for Chinese Patent Application No. 201380062024.3, issued on Jan. 20, 2017. |
Number | Date | Country | |
---|---|---|---|
20160308566 A1 | Oct 2016 | US |
Number | Date | Country | |
---|---|---|---|
Parent | 14795090 | Jul 2015 | US |
Child | 15073943 | US | |
Parent | 13727737 | Dec 2012 | US |
Child | 14795090 | US |